

# MCA129x Low-Power, 4 / 6 / 8-Channel, 24-Bit Analog Front-End for Biopotential Measurements

## 1 Features

 Eight Low-Noise PGAs and Eight High-Resolution ADCs (MCA1298)

• Low Power: 0.75 mW/channel

Input Bias Current: 1.5nA

Data Rate: 250 SPS to 32 kSPS

• CMRR: -118dB

• Programmable Gain: 1, 2, 3, 4, 6, 8, or 12

 Supports systems meeting AAMI EC11, EC13, IEC60601-1, IEC60601-2-27, and IEC60601-2-51 Standards

Unipolar or Bipolar Supplies:

AVDD = 2.7 V to 5.25 V

DVDD = 1.65 V to 3.6 V

 Built-In Right Leg Drive Amplifier, Lead-Off Detection, Wilson Center Terminal, Pace Detection, Test Signals

• Integrated Respiration Impedance Measurement

Digital Pace Detection Capability

Built-In Oscillator and Reference

SPI™-Compatible Serial Interface

# 2 Applications

Medical Instrumentation (ECG, EMG, and EEG):
 Patient Monitoring; Holter, Event, Stress, and Vital Signs Including ECG, AED, Telemedicine
 Bispectral Index (BIS), Evoked Audio Potential (EAP), Sleep Study Monitor

Audio

# 3 Description

The MCA1294,MCA1296,MCA1298 are a family of multichannel, simultaneous sampling, 24-bit, ΔΣ ADCs with built-in PGAs,internal reference,and an onboard oscillator. The MCA129x incorporate all of the features that are commonly required in medical electrocardiogram (ECG) and electroencephalogram (EEG) applications. With high levels of integration an exceptional performance the MCA129x enables development scalable instrumentation systems at significantly reduced size power, and overall cost. The MCA129x have a flexible input mutiplexer(mux) per channel that can be independently connected to the internally-generated signals for test, temperature, and lead-off detection. Additionally, any configuration of input channels can be selected for dervation of the right leg drive(RLD) output signal. The MCA129x operate at data rates as high as 32kSPS, thereby allowing the implementation of software pace detection. Lead off detection can be implemented internal to the device, either with a pullup or pulldown resistor, or an excitation current sink or source. Three interated amplifiers generate the Wilson central terminal(WCT) and the Goldberger central terminals(GCT)required for a standard 12-lead ECG. The MCA129x devices can be cascaded in high channel count systems in a daisy-chain configuration. The package is TQFP-64.and the MCA129x TQFP are specified over the industrial temperature range of -40°C to +85°C.

### **Simplified Schematic**





#### PAG PACKAGE 64-Pin TQFP Top View





# Pin Functions: TQFP Package

|     | PIN FUNCTIONS: TQFP Package    |                                  |                                                                               |  |  |  |  |
|-----|--------------------------------|----------------------------------|-------------------------------------------------------------------------------|--|--|--|--|
| NO. | NAME                           | TYPE                             | DESCRIPTION                                                                   |  |  |  |  |
| 1   | IN8N <sup>(1)</sup>            | Analog input                     | Differential analog negative input 8 (MCA1298)                                |  |  |  |  |
| 2   | IN8P <sup>(1)</sup>            | Analog input                     | Differential analog positive input 8 (MCA1298)                                |  |  |  |  |
| 3   | IN7N <sup>(1)</sup>            | Analog input                     | Differential analog negative input 7 (MCA1298)                                |  |  |  |  |
| 4   | IN7P <sup>(1)</sup>            | Analog input                     | Differential analog positive input 7 (MCA1298)                                |  |  |  |  |
| 5   | IN6N <sup>(1)</sup>            | Analog input                     | Differential analog negative input 6 (MCA1296, MCA1298)                       |  |  |  |  |
| 6   | IN6P <sup>(1)</sup>            | Analog input                     | Differential analog positive input 6 (MCA1296, MCA1298)                       |  |  |  |  |
| 7   | IN5N <sup>(1)</sup>            | Analog input                     | Differential analog negative input 5 (MCA1296, MCA1298)                       |  |  |  |  |
| 8   | IN5P <sup>(1)</sup>            | Analog input                     | Differential analog positive input 5 (MCA1296, MCA1298)                       |  |  |  |  |
| 9   | IN4N <sup>(1)</sup>            | Analog input                     | Differential analog negative input 4                                          |  |  |  |  |
| 10  | IN4P <sup>(1)</sup>            | Analog input                     | Differential analog positive input 4                                          |  |  |  |  |
| 11  | IN3N <sup>(1)</sup>            | Analog input                     | Differential analog negative input 3                                          |  |  |  |  |
| 12  | IN3P <sup>(1)</sup>            | Analog input                     | Differential analog positive input 3                                          |  |  |  |  |
| 13  | IN2N <sup>(1)</sup>            | Analog input                     | Differential analog negative input 2                                          |  |  |  |  |
| 14  | IN2P <sup>(1)</sup>            | Analog input                     | Differential analog positive input 2                                          |  |  |  |  |
| 15  | IN1N <sup>(1)</sup>            | Analog input  Analog input       | Differential analog negative input 1                                          |  |  |  |  |
| 16  | IN1P <sup>(1)</sup>            | Analog input                     | Differential analog positive input 1                                          |  |  |  |  |
| 10  | IINIF ' '                      |                                  | Differential analog positive input 1                                          |  |  |  |  |
| 17  | TESTP_PACE_OUT1 (1)            | Analog<br>input/buffer<br>output | Internal test signal/single-ended buffer output based on register settings    |  |  |  |  |
| 18  | TESTN_PACE_OUT2 <sup>(1)</sup> | Analog input/output              | Internal test signal/single-ended buffer output based on register settings    |  |  |  |  |
| 19  | AVDD                           | Supply                           | Analog supply                                                                 |  |  |  |  |
| 20  | AVSS                           | Supply                           | Analog ground                                                                 |  |  |  |  |
| 21  | AVDD                           | Supply                           | Analog supply                                                                 |  |  |  |  |
| 22  | AVDD                           | Supply                           | Analog supply                                                                 |  |  |  |  |
| 23  | AVSS                           | Supply                           | Analog ground                                                                 |  |  |  |  |
| 24  | VREFP                          | Analog input/output              | Positive reference input/output voltage                                       |  |  |  |  |
| 25  | VREFN                          | Analog input                     | Negative reference voltage                                                    |  |  |  |  |
| 26  | VCAP4                          | _                                | Analog bypass capacitor; connect 1-µF capacitor to AVSS                       |  |  |  |  |
| 27  | NC                             | _                                | No connection, can be connected to AVDD or AVSS with a 10-k $\Omega$ resistor |  |  |  |  |
| 28  | VCAP1                          | _                                | Analog bypass capacitor; connect 22-µF capacitor to AVSS                      |  |  |  |  |
| 29  | NC                             | _                                | No connection, can be connected to AVDD or AVSS with a 10-k $\Omega$ resistor |  |  |  |  |
| 30  | VCAP2                          | _                                | Analog bypass capacitor; connect 1-µF capacitor to AVSS                       |  |  |  |  |
| 31  | RESV1                          | Digital input                    | Reserved for future use; must tie to logic low (DGND).                        |  |  |  |  |
| 32  | AVSS                           | Supply                           | Analog ground                                                                 |  |  |  |  |
| 33  | DGND                           | Supply                           | Digital ground                                                                |  |  |  |  |
| 34  | DIN                            | Digital input                    | SPI data input                                                                |  |  |  |  |
| 35  | PWDN                           | Digital input                    | Power-down pin; active low                                                    |  |  |  |  |
| 36  | RESET                          | Digital input                    | System-reset pin; active low                                                  |  |  |  |  |
| 37  | CLK                            | Digital input/output             | External Master clock input or internal clock output.                         |  |  |  |  |
| 38  | START                          | Digital input                    | Start conversion                                                              |  |  |  |  |
| 39  | <del>CS</del>                  | Digital input                    | SPI chip select; active low                                                   |  |  |  |  |
| 40  | SCLK                           | Digital input                    | SPI clock                                                                     |  |  |  |  |
| 41  | DAISY_IN <sup>(2)</sup>        | Digital input                    | Daisy-chain input; if not used, short to DGND.                                |  |  |  |  |

- (1) Connect unused pins to AVDD.(2) When DAISY\_IN is not used, tie to logic 0.



# Pin Functions: TQFP Package (continued)

|     | PIN                  |                      | DESCRIPTION                                                                                |  |  |
|-----|----------------------|----------------------|--------------------------------------------------------------------------------------------|--|--|
| NO. | NAME                 | TYPE                 |                                                                                            |  |  |
| 42  | GPIO1                | Digital input/output | General-purpose input/output pin 1                                                         |  |  |
| 43  | DOUT                 | Digital output       | SPI data output                                                                            |  |  |
| 44  | GPIO2                | Digital input/output | General-purpose input/output pin 2                                                         |  |  |
| 45  | GPIO3                | Digital input/output | General-purpose input/output pin 3                                                         |  |  |
| 46  | GPIO4                | Digital input/output | General-purpose input/output pin 4                                                         |  |  |
| 47  | DRDY                 | Digital output       | Data ready; active low                                                                     |  |  |
| 48  | DVDD                 | Supply               | Digital power supply                                                                       |  |  |
| 49  | DGND                 | Supply               | Digital ground                                                                             |  |  |
| 50  | DVDD                 | Supply               | Digital power supply                                                                       |  |  |
| 51  | DGND                 | Supply               | Digital ground                                                                             |  |  |
| 52  | CLKSEL               | Digital input        | Master clock select                                                                        |  |  |
| 53  | AVSS1                | Supply               | Analog ground                                                                              |  |  |
| 54  | AVDD1                | Supply               | Analog supply                                                                              |  |  |
| 55  | VCAP3                | _                    | Analog bypass capacitor; internally generated AVDD + 1.9 V; connect 1-μF capacitor to AVSS |  |  |
| 56  | AVDD                 | Supply               | Analog supply                                                                              |  |  |
| 57  | AVSS                 | Supply               | Analog ground                                                                              |  |  |
| 58  | AVSS                 | Supply               | Analog ground                                                                              |  |  |
| 59  | AVDD                 | Supply               | Analog supply                                                                              |  |  |
| 60  | RLDREF               | Analog input         | Right leg drive noninverting input                                                         |  |  |
| 61  | RLDINV               | Analog input/output  | Right leg drive inverting input                                                            |  |  |
| 62  | RLDIN <sup>(1)</sup> | Analog input         | Right leg drive input to mux                                                               |  |  |
| 63  | RLDOUT               | Analog output        | Right leg drive output                                                                     |  |  |
| 64  | WCT                  | Analog output        | Wilson Central Terminal output                                                             |  |  |



# **Specifications**

# **Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) (1)

|                                       | MIN        | MAX        | UNIT |
|---------------------------------------|------------|------------|------|
| AVDD to AVSS                          | -0.3       | 5.5        | V    |
| DVDD to DGND                          | -0.3       | 3.9        | V    |
| AVSS to DGND                          | -3         | 0.2        | V    |
| VREFP input to AVSS                   | AVSS - 0.3 | AVDD + 0.3 | V    |
| Analog input voltage                  | AVSS - 0.3 | AVDD + 0.3 | V    |
| Digital input voltage                 | DGND - 0.3 | DVDD + 0.3 | V    |
| Digital output voltage                | DGND - 0.3 | DVDD + 0.3 | V    |
| Input current (momentary)             |            | 100        | mA   |
| Input current (continuous)            |            | 10         | mA   |
| Junction temperature, T <sub>J</sub>  | -40        | 150        | °C   |
| Storage temperature, T <sub>stg</sub> | -60        | 150        | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                              |                           |                                                                               | VALUE | UNIT |
|------------------------------|---------------------------|-------------------------------------------------------------------------------|-------|------|
| \/                           |                           | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | ±2000 | \/   |
| V <sub>(ESD)</sub> discharge | <sup>(5D)</sup> discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## **Electrical Characteristics**

Min and max specifications apply form  $T_A = -40^{\circ}\text{C}$  to +85°C for industrial-grade devices. Typical specifications at  $T_A = 25^{\circ}\text{C}$ . All specifications at DVDD = 1.8 V, AVDD – AVSS = 3 V<sup>(1)</sup>,  $V_{REF} = 2.4$  V, external  $f_{CLK} = 2.048$  MHz, data rate = 500 SPS, HR mode<sup>(2)</sup>, and gain = 6 (unless otherwise noted).

| PARAMETER                                    | TEST CONDITIONS                              | MIN          | TYP                            | MAX   | UNIT         |
|----------------------------------------------|----------------------------------------------|--------------|--------------------------------|-------|--------------|
| ANALOG INPUTS                                |                                              |              |                                |       |              |
| Input capacitance                            |                                              |              | 20                             |       | pF           |
|                                              | T <sub>A</sub> = 25°C, input = 1.5 V         |              |                                | ±200  | pA           |
| Input bias current                           | $T_A = 0$ °C to 70°C, input = 1.5 V          |              | ±1                             |       | nA           |
|                                              | $T_A = -40$ °C to +85°C, input = 1.5 V       |              | ±1.2                           |       | nA           |
|                                              | No lead-off                                  | 1000         |                                |       | ΜΩ           |
| DC input impedance                           | Current source lead-off detection            |              | 500                            |       | ΜΩ           |
|                                              | Pullup resistor lead-off detection           |              | 10                             |       | ΜΩ           |
| PGA PERFORMANCE                              |                                              |              |                                |       |              |
| Gain settings                                |                                              | 1, 2, 3      | , 4, 6, 8, 12                  |       |              |
| Bandwidth                                    |                                              | See          | Table 5                        |       |              |
| ADC PERFORMANCE                              |                                              |              |                                |       |              |
|                                              | Data rates up to 8 kSPS, no missing codes    | 24           |                                |       | Bits         |
| Resolution                                   | 16-kSPS data rate                            | 19           |                                |       | Bits         |
|                                              | 32-kSPS data rate                            | 17           |                                |       | Bits         |
| D-4                                          | f <sub>CLK</sub> = 2.048 MHz, HR mode        | 500          |                                | 32000 | SPS          |
| Data rate                                    | f <sub>CLK</sub> = 2.048 MHz, LP mode        | 250          |                                | 16000 | SPS          |
| OC CHANNEL PERFORMANCE                       |                                              |              |                                |       |              |
|                                              | Gain = 6 <sup>(3)</sup> , 10 seconds of data |              | 5                              |       | $\mu V_{PP}$ |
| Input-referred noise                         | Gain = 6, 256 points, 0.5 seconds of data    |              | 4                              | 7     | $\mu V_{PP}$ |
|                                              | Gain settings ≠ 6, data rates≠ 500 SPS       | See Noise Me | See Noise Measurements section |       |              |
| Integral nonlinearity <sup>(4)</sup>         | Full-scale with gain = 6, best fit           |              | 8                              |       | ppm          |
| Offset error                                 |                                              |              | ±500                           |       | μV           |
| Offset error drift                           |                                              |              | 2                              |       | μV/°C        |
| Gain error Excluding voltage reference error |                                              |              | ±0.2                           | ±0.5  | % of FS      |
| Gain drift                                   | Excluding voltage reference drift            |              | 5                              |       | ppm/°C       |
| Gain match between channels                  |                                              |              | 0.3                            |       | % of FS      |

<sup>(1)</sup> Performance is applicable for 5-V operation as well. Production testing for limits is performed at 3 V.

<sup>(2)</sup> LP mode = low-power mode.

<sup>(3)</sup> Noise data measured in a 10-second interval. Test not performed in production. Input-referred noise is calculated with input shorted (without electrode resistance) over a 10-second interval.

<sup>(4)</sup> The presence of internal demodulation circuitry on channel 1 causes degradation of INL and THD. The effect is pronounced for full-scale signals and is less for small ECG-type signals.



# **Electrical Characteristics (continued)**

Min and max specifications apply from  $T_A = -40^{\circ}\text{C}$  to +85°C for industrial-grade devices. Typical specifications at  $T_A = 25^{\circ}\text{C}$ . All specifications at DVDD = 1.8 V, AVDD - AVSS = 3 V<sup>(1)</sup>,  $V_{REF} = 2.4$  V, external  $f_{CLK} = 2.048$  MHz, data rate = 500 SPS, HR mode<sup>(2)</sup>, and gain = 6 (unless otherwise noted).

|         | PARAMETER                             | TEST CONDITIONS                                         | MIN        | TYP MAX              | UNIT               |
|---------|---------------------------------------|---------------------------------------------------------|------------|----------------------|--------------------|
| AC CHA  | NNEL PERFORMANCE                      |                                                         |            |                      |                    |
| CMRR    | Common-mode rejection ratio           | f <sub>CM</sub> = 50 Hz, 60 Hz <sup>(5)</sup>           | -105       | <b>–115</b>          | dB                 |
| PSRR    | Power-supply rejection ratio          | f <sub>PS</sub> = 50 Hz, 60 Hz                          |            | 90                   | dB                 |
|         | Crosstalk                             | f <sub>IN</sub> = 50 Hz, 60 Hz                          |            | -126                 | dB                 |
| SNR     | Signal-to-noise ratio                 | f <sub>IN</sub> = 10 Hz input, gain = 6                 |            | 112                  | dB                 |
|         |                                       | 10 Hz, -0.5 dBFs                                        |            | -98                  | dB                 |
| THD     | Total harmonic distortion (4)         | 100 Hz, -0.5 dBFs <sup>(6)</sup>                        |            | -100                 | dB                 |
| DIGITAL | . FILTER                              |                                                         |            |                      | •                  |
|         | –3-dB bandwidth                       |                                                         | 0          | .262 f <sub>DR</sub> | Hz                 |
|         | Digital filter settling               | Full setting                                            |            | 4                    | Conversions        |
| RIGHT I | EG DRIVE (RLD) AMPLIFIER AND          | PACE AMPLIFIERS                                         | •          |                      |                    |
| 1       | RLD integrated noise                  | BW = 150 Hz                                             |            | 7                    | $\mu V_{RMS}$      |
|         | Pace integrated noise                 | BW = 8 kHz                                              |            | 20                   | $\mu V_{RMS}$      |
|         | Pace-amplifier crosstalk              | Crosstalk between pace amplifiers                       |            | 60                   | dB                 |
|         | Gain bandwidth product                | 50 kΩ    10 pF load, gain = 1                           |            | 100                  | kHz                |
|         | Slew rate                             | 50 kΩ    10 pF load, gain = 1                           |            | 0.25                 | V/µs               |
|         |                                       | Short circuit to GND (AVDD = 3 V)                       |            | 270                  | μΑ                 |
|         | Pace and RLD amplifier drive strength | Short circuit to supply (AVDD = 3 V)                    |            | 550                  | μΑ                 |
|         |                                       | Short circuit to GND (AVDD = 5 V)                       |            | 490                  | μA                 |
|         |                                       | Short circuit to supply (AVDD = 5 V)                    |            | 810                  | μA                 |
|         | Pace and RLD current                  | Peak swing (AVSS + 0.3 V to AVDD + 0.3 V) at AVDD = 3 V |            | 50                   | μA                 |
|         | Pace and RLD current                  | Peak swing (AVSS + 0.3 V to AVDD + 0.3 V) at AVDD = 5 V |            | 75                   | μA                 |
|         | Pace-amplifier output resistance      |                                                         |            | 100                  | Ω                  |
|         | Total harmonic distortion             | f <sub>IN</sub> = 100 Hz, gain = 1                      |            | <b>–</b> 70          | dB                 |
|         | Common-mode input range               |                                                         | AVSS + 0.7 | AVDD - 0.3           | V                  |
|         | Common-mode resistor matching         | Internal 200-kΩ resistor matching                       |            | 0.1%                 |                    |
|         | Short-circuit current                 |                                                         |            | ±0.25                | mA                 |
|         | Quiescent power consumption           | Either RLD or pace amplifier                            |            | 20                   | μA                 |
| WILSON  | I CENTRAL TERMINAL (WCT) AMF          | PLIFIER                                                 |            |                      |                    |
|         | Integrated noise                      | BW = 150 Hz                                             | See        | Table 6              | nV/√ <del>Hz</del> |
|         | Gain bandwidth product                |                                                         | See        | Table 6              | kHz                |
|         | Slew rate                             |                                                         | See        | Table 6              | V/s                |
|         | Total harmonic distortion             | f <sub>IN</sub> = 100 Hz                                |            | 90                   | dB                 |
|         | Common-mode input range               |                                                         | AVSS + 0.3 | AVDD - 0.3           | V                  |
|         | Short-circuit current                 | Through internal 30-kΩ resistor                         |            | ±0.25                | mA                 |
|         | Quiescent power consumption           |                                                         | See        | Table 6              | μA                 |

<sup>(5)</sup> CMRR is measured with a common-mode signal of AVSS + 0.3 V to AVDD - 0.3 V. The values indicated are the maximum of the eight channels.

<sup>(6)</sup> Harmonics above the second harmonic are attenuated by the digital filter.



# **Electrical Characteristics (continued)**

Min and max specifications apply from  $T_A = -40^{\circ}C$  to +85°C for industrial-grade devices. Typical specifications at  $T_A = 25^{\circ}C$ . All specifications at DVDD = 1.8 V, AVDD – AVSS = 3 V<sup>(1)</sup>,  $V_{REF} = 2.4$  V, external  $f_{CLK} = 2.048$  MHz, data rate = 500 SPS, HR mode<sup>(2)</sup>, and gain = 6 (unless otherwise noted).

| PARAMETER                               | TEST CONDITIONS                                               | MIN TYP MAX                             | UNIT   |
|-----------------------------------------|---------------------------------------------------------------|-----------------------------------------|--------|
| LEAD-OFF DETECT                         |                                                               |                                         |        |
| Frequency                               | See Table 16 for settings                                     | 0, f <sub>DR</sub> /4                   | kHz    |
| Current                                 | See Table 16 for settings                                     | 6, 12, 18, 24                           | nA     |
| Current accuracy                        |                                                               | ±20%                                    |        |
| Comparator threshold accuracy           |                                                               | ±30                                     | mV     |
| XTERNAL REFERENCE                       | 1                                                             |                                         |        |
| Input impedance                         |                                                               | 10                                      | kΩ     |
| NTERNAL REFERENCE                       | -                                                             |                                         |        |
| Outretus                                | Register bit CONFIG3.VREF_4V = 0,<br>AVDD ≥ 2.7 V             | 2.4                                     | V      |
| Output voltage                          | Register bit CONFIG3.VREF_4V = 1,<br>AVDD ≥ 4.4 V             | 4                                       | V      |
| V <sub>REF</sub> accuracy               |                                                               | ±0.2%                                   |        |
|                                         | T <sub>A</sub> = 25°C                                         | 35                                      | ppm/°C |
| Internal reference drift                | Commercial grade, 0°C to 70°C                                 | 35                                      | ppm    |
|                                         | Industrial grade, -40°C to 85°C                               | 45                                      | ppm    |
| Start-up time                           |                                                               | 150                                     | ms     |
| SYSTEM MONITORS                         |                                                               |                                         |        |
| Analog-supply reading error             |                                                               | 2%                                      |        |
| Digital-supply reading error            |                                                               | 2%                                      |        |
| Davidas variantes                       | From power up to DRDY low                                     | 150                                     | ms     |
| Device wakeup                           | STANDBY mode                                                  | 9                                       | ms     |
| Temperature-sensor reading, voltage     | T <sub>A</sub> = 25°C                                         | 145                                     | mV     |
| Temperature-sensor reading, coefficient |                                                               | 490                                     | μV/°C  |
| Test-signal frequency                   | See Table 16 for settings                                     | $f_{CLK} / 2^{21}$ , $f_{CLK} / 2^{20}$ | Hz     |
| Test-signal voltage                     | See Table 16 for settings                                     | ±1, ±2                                  | mV     |
| Test-signal accuracy                    |                                                               | ±2%                                     |        |
| CLOCK                                   |                                                               |                                         |        |
| Internal-oscillator clock frequency     | Nominal frequency                                             | 2.048                                   | MHz    |
| Internal clock accuracy                 | T <sub>A</sub> = 25°C                                         | ±0.5%                                   |        |
|                                         | -40°C ≤ T <sub>A</sub> ≤ 85°C, industrial grade versions only | ±2.5%                                   |        |
| Internal-oscillator start-up time       |                                                               | 20                                      | μs     |
| Internal-oscillator power consumption   |                                                               | 120                                     | μW     |



# **Electrical Characteristics (continued)**

Min and max specifications apply from  $T_A = -40^{\circ}C$  to +85°C for industrial-grade devices. Typical specifications at  $T_A = 25^{\circ}C$ . All specifications at DVDD = 1.8 V, AVDD – AVSS = 3 V<sup>(1)</sup>,  $V_{REF} = 2.4$  V, external  $f_{CLK} = 2.048$  MHz, data rate = 500 SPS, HR mode<sup>(2)</sup>, and gain = 6 (unless otherwise noted).

|                                | PARAMETER                   | TEST (                                 | CONDITIONS                       | MIN        | TYP  | MAX        | UNIT |
|--------------------------------|-----------------------------|----------------------------------------|----------------------------------|------------|------|------------|------|
| DIGITA                         | L INPUT/OUTPUT (DVDD = 1.65 | V to 3.6 V)                            |                                  |            |      |            |      |
| V <sub>IH</sub>                | High-level inpout voltage   |                                        |                                  | 0.8 DVDD   |      | OVDD + 0.1 | V    |
| V <sub>IL</sub>                | Low-level input voltage     |                                        |                                  | -0.1       |      | 0.2 DVDD   | V    |
| V <sub>OH</sub>                | High-level output voltage   | I <sub>OH</sub> = -500 μA              |                                  | DVDD - 0.4 |      |            | V    |
| V <sub>OL</sub>                | Low-level output voltage    | I <sub>OL</sub> = 500 μA               |                                  |            |      | 0.4        | V    |
| I <sub>IN</sub>                | Input current               | 0 V < V <sub>DigitalInput</sub> < DVDD |                                  | -10        |      | 10         | μA   |
| POWER                          | R SUPPLY (RLD, WCT, AND PAC | E AMPLIFIERS TURNED OF                 | <b>FF</b> )                      |            |      |            |      |
| ONER GOLLET (RED, MOL, AND LAG |                             | AV/DD AV/00 01/                        | HR mode (MCA1298)                |            | 2.75 |            | mA   |
| ı                              | A)/DD                       | AVDD – AVSS = 3 V                      | LP mode <sup>(2)</sup> (MCA1298) |            | 1.8  |            | mA   |
| I <sub>AVDD</sub>              | AVDD current                | AV/DD AV/00 51/                        | HR mode (MCA1298)                |            | 3.1  |            | mA   |
|                                |                             | AVDD – AVSS = 5 V                      | LP mode (MCA1298)                |            | 2.1  |            | mA   |
|                                |                             | DVDD 4.0.V                             | HR mode (MCA1298)                |            | 0.3  |            | mA   |
| I <sub>DVDD</sub> [            | DVDD current                | DVDD = 1.8 V                           | LP mode (MCA1298)                |            | 0.3  |            | mA   |
|                                |                             | DVDD = 3 V                             | HR mode (MCA1298)                |            | 0.5  |            | mA   |
|                                |                             |                                        | LP mode (MCA1298)                |            | 0.5  |            | mA   |
|                                |                             | MCA1298<br>AVDD - AVSS = 3 V           | HR mode                          |            | 8.8  | 9.5        | mW   |
|                                |                             |                                        | LP mode (250 SPS)                |            | 6.0  | 7.0        | mW   |
|                                |                             | MCA1296<br>AVDD - AVSS = 3 V           | HR mode                          |            | 7.2  | 7.9        | mW   |
|                                |                             |                                        | LP mode (250 SPS)                |            | 5.3  | 6.6        | mW   |
|                                |                             | MCA1294                                | HR mode                          |            | 5.4  | 6          | mW   |
|                                | Dawer dissination           | AVDD - AVSS = 3 V                      | LP mode (250 SPS)                |            | 4.1  | 4.4        | mW   |
|                                | Power dissipation MCA1298   | MCA1298                                | HR mode                          |            | 17.5 |            | mW   |
|                                |                             | AVDD – AVSS = 5 V                      | LP mode (250 SPS)                |            | 12.5 |            | mW   |
|                                |                             | MCA1296                                | HR mode                          |            | 14.1 |            | mW   |
|                                |                             | AVDD - AVSS = 5 V                      | LP mode (250 SPS)                |            | 10   |            | mW   |
|                                |                             | MCA1294                                | HR mode                          |            | 10.1 |            | mW   |
|                                |                             | AVDD - AVSS = 5 V                      | LP mode (250 SPS)                |            | 8.3  |            | mW   |
|                                | Dower down                  | AVDD – AVSS = 3 V                      | •                                |            | 10   |            | μW   |
| Power-down                     |                             | AVDD - AVSS = 5 V                      | AVDD – AVSS = 5 V                |            | 20   |            | μW   |
|                                | Standby mode                | AVDD – AVSS = 3 V                      |                                  |            | 2    |            | mW   |
|                                | Standby mode                | AVDD – AVSS = 5 V                      |                                  |            | 4    |            | mW   |
|                                | Ouiogoont obcasal saves     | AVDD – AVSS = 3 V, PC                  | GA + ADC                         |            | 818  |            | μW   |
|                                | Quiescent channel power     | AVDD - AVSS = 5 V, PC                  | AVDD – AVSS = 5 V, PGA + ADC     |            | 1.5  |            | mW   |



# **Timing Requirements: Serial Interface**

specifications apply from  $T_A = -40^{\circ}C$  to +85°C (unless otherwise noted); load on  $D_{OUT} = 20$  pF || 100 k $\Omega$ 

|                       |                                                  | 2.7 V ≤ DVDD | 2.7 V ≤ DVDD ≤ 3.6 V |      | D ≤ 2 V |                  |
|-----------------------|--------------------------------------------------|--------------|----------------------|------|---------|------------------|
|                       |                                                  | MIN          | MAX                  | MIN  | MAX     | UNIT             |
| t <sub>CLK</sub>      | Master clock period                              | 414          | 514                  | 414  | 514     | ns               |
| t <sub>CSSC</sub>     | CS low to first SCLK, setup time                 | 6            |                      | 17   |         | ns               |
| t <sub>SCLK</sub>     | SCLK period                                      | 50           |                      | 66.6 |         | ns               |
| t <sub>SPWH, L</sub>  | SCLK pulse width, high and low                   | 15           |                      | 25   |         | ns               |
| t <sub>DIST</sub>     | DIN valid to SCLK falling edge: setup time       | 10           |                      | 10   |         | ns               |
| t <sub>DIHD</sub>     | Valid DIN after SCLK falling edge: hold time     | 10           |                      | 11   |         | ns               |
| t <sub>CSH</sub>      | CS high pulse                                    | 2            |                      | 2    |         | t <sub>CLK</sub> |
| t <sub>SCCS</sub>     | Eighth SCLK falling edge to CS high              | 4            |                      | 4    |         | t <sub>CLK</sub> |
| t <sub>SDECODE</sub>  | Command decode time                              | 4            |                      | 4    |         | t <sub>CLK</sub> |
| t <sub>DISCK2ST</sub> | DAISY_IN valid to SCLK rising edge: setup time   | 10           |                      | 10   |         | ns               |
| t <sub>DISCK2HT</sub> | DAISY_IN valid after SCLK rising edge: hold time | 10           |                      | 10   |         | ns               |

# **Switching Characteristics: Serial Interface**

specifications apply from  $T_A = -40^{\circ}C$  to +85°C (unless otherwise noted). Load on  $D_{OUT} = 20$  pF || 100 k $\Omega$ .

|                    | DADAMETED                                    |     | 2.7 V ≤ DVDD ≤ 3.6 V |     | 1.65 V ≤ DVDD ≤ 2 V |      |
|--------------------|----------------------------------------------|-----|----------------------|-----|---------------------|------|
| PARAMETER          |                                              | MIN | MAX                  | MIN | MAX                 | UNIT |
| t <sub>DOHD</sub>  | SCLK falling edge to invalid DOUT: hold time | 10  |                      | 10  |                     | ns   |
| t <sub>DOPD</sub>  | SCLK rising edge to DOUT valid: setup time   |     | 17                   |     | 32                  | ns   |
| t <sub>CSDOD</sub> | CS low to DOUT driven                        | 10  |                      | 20  |                     | ns   |
| t <sub>CSDOZ</sub> | CS high to DOUT Hi-Z                         |     | 10                   |     | 20                  | ns   |



NOTE: SPI settings are CPOL = 0 and CPHA = 1.

Figure 1. Serial Interface Timing



NOTE: Daisy-chain timing shown for eight-channel MCA1298 and MCA1298R.

Figure 2. Daisy-Chain Interface Timing



# **Detailed Description**

#### Overview

The MCA129x are low-power, multichannel, simultaneously-sampling,24-bit delta-sigma ( $\Delta\Sigma$ ) analog-to-digital converters (ADCs) with integrated programmable gain amplifiers (PGAs). These devices incorporate various ECG-specific functions that make them well-suited for scalable electrocardiogram (ECG), electroencephalography (EEG), and electromyography (EMG) applications. These devices are also used in high-performance, multichannel data acquisition systems by powering down the ECG-specific circuitry.

The MCA129x have a highly-programmable multiplexer (mux) that allows for temperature, supply, input short, and RLD measurements. Additionally, the mux allows any of the input electrodes to be programmed as the patient reference drive. The PGA gain is chosen from one of seven settings: 1, 2, 3, 4, 6, 8, or 12. The ADCs in the device offer data rates from 250 SPS to 32 kSPS. Communicate with the device by using an SPI-compatible interface. The device provides four GPIO pins for general use. Synchronize multiple devices by using the START pin.

Program the internal reference to either 2.4 V or 4 V. The internal oscillator generates a 2.048-MHz clock. The versatile right-leg drive (RLD) block allows for choosing the average of any combination of electrodes to generate the patient drive signal. Lead-off detection is accomplished either by using a pullup or pulldown resistor, or a current source or sink. An internal ac lead-off detection feature is also available. These devices support both hardware pace detection and software pace detection. Use the Wilson central terminal (WCT) block to generate the WCT point of the standard 12-lead ECG.

## **Functional Block Diagram**





## **Feature Description**

This section discusses the details of the MCA129x internal functional elements. The analog blocks are reviewed first, followed by the digital interface. Blocks implementing ECG-specific functions are covered at the end.

Throughout this document,  $f_{CLK}$  denotes the frequency of the signal at the CLK pin,  $t_{CLK}$  denotes the period of the signal at the CLK pin,  $f_{DR}$  denotes the output data rate,  $t_{DR}$  denotes the time period of the output data, and  $f_{MOD}$  denotes the modulator input sampling frequency.

## **Analog Functionality**

### EMI Filter

An RC filter at the input acts as an EMI filter on all channels. The -3-dB filter bandwidth is approximately 3 MHz.

## Analog Input Structure

The analog input of the MCA129x is shown in Figure 24.



Figure 24. Analog Input Protection Circuit



## Input Multiplexer

The MCA129x input multiplexers ar very flexible and provide many configurable signal-switching options. Figure 25 shows the multiplexer on a single channel of the device. The device has eight blocks, one for each channel. TEST\_PACE\_OUT1, TEST\_PACE\_OUT2, and RLD\_IN are common to all eight blocks. VINP and VINN are separate for each of the eight blocks. This flexibility allows for significant device and subsystem diagnostics, calibration, and configuration. Select the switch settings for each channel by writing 1 to the appropriate values to the CHnSET[2:0] register (see the CHnSET register for details) and the RLD\_MEAS bit in the CONFIG3 register (see the CONFIG3 register for details). More details of the ECG-specific features of the multiplexer are presented in the Input Multiplexer (Rerouting The Right Leg Drive Signal) subsection of the ECG-Specific Functions section.



(1) MVDD monitor voltage supply depends on channel number; see the Supply Measurements (MVDDP, MVDDN) section.

Figure 25. Input Multiplexer Block for One Channel



#### **Device Noise Measurements**

Setting CHnSET[2:0] = 001 sets the common-mode voltage of (AVDD - AVSS) / 2 to both inputs of the channel. Use this setting to test the inherent noise of the device.

### Test Signals (TestP and TestN)

Setting CH*n*SET[2:0] = 101 provides internally-generated test signals for use in subsystem verification at power up. This functionality allows the entire signal chain to be tested. Although the test signals are similar to the CAL signals described in the IEC60601-2-51 specification, this feature is not intended for use in compliance testing.

Use register settings to control the test signals (see the CONFIG2: Configuration Register 2 (address = 02h) (reset = 40h) section for details). The TEST\_AMP bit controls the signal amplitude, and the TEST\_FREQ bits control switching at the required frequency.

The test signals are multiplexed and transmitted out of the device at the TESTP\_PACE\_OUT1 and TESTN\_PACE\_OUT2 pins. A bit register (CONFIG2.INT\_TEST = 0) deactivates the internal test signals so that the test signal can be driven externally. This feature allows the calibration of multiple devices with the same signal. The test signal feature cannot be used in conjunction with the external hardware pace feature (see the *External Hardware Approach* section for details).

## Auxiliary Differential Input (TESTP\_PACE\_OUT1, TESTN\_PACE\_OUT2)

When hardware pace detection is not used, the TESTP\_PACE\_OUT1 and TESPN\_PACE\_OUT2 signals can be used as a multiplexed differential input channel. These inputs can be multiplexed to any of the eight channels. The performance of the differential input signal fed through these pins is identical to the normal channel performance.

### **Temperature Sensor (TempP, TempN)**

The MCA129x contain an on-chip temperature sensor. This sensor uses two internal diodes with one diode having a current density 16x that of the other, as shown in Figure 26. The difference in current densities of the diodes yields a difference in voltage that is proportional to absolute temperature.

Temperature Sensor Monitor



Figure 26. Measurement of the Temperature Sensor in the Input

As a result of the low thermal resistance of the package to the printed circuit board (PCB), the internal sensor tracks the PCB temperature closely. Self-heating of the MCA129x causes a higher reading than the temperature of the surrounding PCB.

The scale factor of Equation 1 converts the temperature reading to  $^{\circ}$ C. Before using this equation, scale the the temperature reading code to  $\mu$ V.

Temperature (°C) = 
$$\frac{\text{Temperature Reading } (\mu \text{V}) - 145,300 \ \mu \text{V}}{490 \ \mu \text{V}/^{\circ}\text{C}} + 25^{\circ}\text{C}$$
 (1)



## Supply Measurements (MVDDP, MVDDN)

Setting CHnSET[2:0] = 011 sets the channel inputs to different supply voltages of the device.

For channels 1, 2, 5, 6, 7, and 8,  $(MVDDP - MVDDN) = [0.5 \times (AVDD - AVSS)]$ 

For channels 3 and 4, (MVDDP - MVDDN) = DVDD / 4.

To avoid saturating the PGA while measuring power supplies, set the gain to 1.

For example, if AVDD = 2.5 V and AVSS = -2.5 V, then the measurement result is 2.5 V.

## Lead-Off Excitation Signals (LoffP, LoffN)

The lead-off excitation signals are fed into the multiplexer before the switches. The comparators that detect the lead-off condition are also connected to the multiplexer block before the switches. For a detailed description of the lead-off block, refer to the *Lead-Off Detection* section.

### **Auxiliary Single-Ended Input**

The RLD\_IN pin is primarily used for routing the right leg drive (RLD) signal to any of the electrodes in case the RLD electrode falls off. However, the RLD\_IN pin can be used as a multiple single-ended input channel. The signal at the RLD\_IN pin can be measured with respect to the voltage at the RLD\_REF pin using any of the eight channels. This measurement is done by setting the channel multiplexer setting to 010, and the RLD\_MEAS bit of the CONFIG3 register to 1.



## Analog Input

The analog input to the MCA129x is fully differential. Assuming PGA = 1, the differential input (INP – INN) can span between  $-V_{REF}$  to  $V_{REF}$ . The absolute range for INP and INN must be between AVSS – 0.3 V and AVDD + 0.3 V. See Table 13 for an explanation of the correlation between the analog input and the digital codes. As shown in Figure27 and Figure28, there are two general methods of driving the analog input of the MCA129x: single-ended or differential. INP and INN are 180° out-of-phase in the differential input method. When the input is single-ended, the INN input is held at the common-mode voltage (CM), preferably at midsupply. The INP input swings around the same common-mode voltage and the peak-to-peak amplitude swings from CM –  $V_{REF}$  to CM +  $V_{REF}$ . When the input is differential, the common-mode is given by (INP + INN) / 2. Both the INP and INN inputs swing from CM +  $\frac{1}{2}$   $V_{REF}$  to CM –  $\frac{1}{2}$   $V_{REF}$ . For optimal performance, use the MCA129x devices in a differential configuration.



Figure 27. Methods of Driving the MCA129x: Single-Ended or Differential



Figure 28. Using the MCA129x in Single-Ended and Differential Input Modes



## PGA Settings and Input Range

The PGA is a differential input and differential output amplifier, as shown in Figure 29. The PGA has seven gain settings (1, 2, 3, 4, 6, 8, and 12) that are set by writing to the CHnSET register (see the CHnSET: Individual Channel Settings (n = 1 to 8) (address = 05h to 0Ch) (reset = 00h) section). The MCA129x have CMOS inputs, and therefore have negligible current noise. Table 5 shows the typical values of bandwidths for various gain settings. Table 5 shows the small-signal bandwidth.



Figure 29. PGA Implementation

| GAIN | NOMINAL BANDWIDTH AT ROOM<br>TEMPERATURE (kHz) |
|------|------------------------------------------------|
| 1    | 237                                            |
| 2    | 146                                            |
| 3    | 127                                            |
| 4    | 96                                             |
| 6    | 64                                             |
| 8    | 48                                             |

Table 5. PGA Gain versus Small-Signal Bandwidth

The resistor string of the PGA that implements the gain has 120 k $\Omega$  of resistance for a gain of 6. This resistance provides a current path across the outputs of the PGA in the presence of a differential input signal. This current is in addition to the quiescent current specified for the device in the presence of a differential signal at the input.

32

12



### Input Common-Mode Range

The usable input common-mode range of the front end depends on various parameters, including the maximum differential input signal, supply voltage, PGA gain, and more. This range is described in Equation 2:

$$\text{AVDD} - 0.2 \text{ V} - \left(\frac{\text{Gain} \times \text{V}_{\text{MAX\_DIFF}}}{2}\right) > \text{CM} > \text{AVSS} + 0.2 \text{ V} + \left(\frac{\text{Gain} \times \text{V}_{\text{MAX\_DIFF}}}{2}\right)$$

where

- V<sub>MAX DIFF</sub> = maximum differential signal at the input of the PGA
- CM = common-mode range (2)

For example, If  $V_{DD} = 3 \text{ V}$ , gain = 6, and  $V_{MAX\ DIFF} = 350 \text{ mV}$ , then 1.25 V < CM < 1.75 V.

#### Input Differential Dynamic Range

The differential (INP – INN) signal range depends on the analog supply and reference used in the system. This range is shown in Equation 3.

Full-Scale Range = 
$$\frac{\pm V_{REF}}{Gain} = \frac{2V_{REF}}{Gain}$$
 (3)

The 3-V supply, with a reference of 2.4 V and a gain of 6 for ECGs, is optimized for power with a differential input signal of approximately 300 mV. For higher dynamic range, use a 5-V supply with a reference of 4 V (set by the VREF\_4V bit of the CONFIG3 register) to increase the differential dynamic range.



#### Reference

Figure 30 shows a simplified block diagram of the MCA129x internal reference. The reference voltage is generated with respect to AVSS. When using the internal voltage reference, connect VREFN to AVSS.



(1) For  $V_{REF}$  = 2.4 V: R1 = 12.5 k $\Omega$ , R2 = 25 k $\Omega$ , and R3 = 25 k $\Omega$ . For  $V_{REF}$  = 4 V: R1 = 10.5 k $\Omega$ , R2 = 15 k $\Omega$ , and R3 = 35 k $\Omega$ .

Figure 30. Internal Reference

The external band-limiting capacitors determine the amount of reference noise contribution. For high-end ECG systems, choose capacitor values with a bandwidth that is limited to less than 10Hz, so that the reference noise does not dominate the system noise. When using a 3-V analog supply, set the internal reference to 2.4 V. For a 5-V analog supply, set the internal reference to 4 V by setting the VREF\_4V bit in the CONFIG2 register.

Alternatively, the internal reference buffer can be powered down and VREFP can be applied externally. Figure 31 shows a typical external reference drive circuitry. Power down is controlled by the PD\_REFBUF bit in the CONFIG3 register. By default, the device wakes up in external reference mode.



Figure 31. External Reference Driver



## **ECG-Specific Functions**

## Input Multiplexer (Rerouting The Right Leg Drive Signal)

The input multiplexer has ECG-specific functions for the right leg drive (RLD) signal. The RLD signal is available at the RLDOUT pin after the appropriate channels are selected for the RLD derivation, feedback elements are installed external to the chip, and the loop is closed. This signal can be fed after filtering, or fed directly into the RLDIN pin as shown in Figure 32. Multiplex the RLDIN signal into any one of the input electrodes by setting the mux bits of the appropriate channel set registers to 110 for P-side or 111 for N-side. Figure 32shows the RLD signal generated from channels 1, 2, and 3 routed to the N-side of channel 8. Use this feature to dynamically change the electrode that is used as the reference signal to drive the patient body. The corresponding channel cannot be used and can be powered down.



(1) Typical values for example only.

Figure 32. Example of RLDOUT Signal Configured to be Routed to IN8N



## Input Multiplexer (Measuring The Right Leg Drive Signal)

The RLDOUT signal can also be routed to a channel (that is not used for the calculation of RLD) for measurement. Figure 34 shows the register settings to route the RLDIN signal to channel 8. The measurement is done with respect to the voltage on the RLDREF pin. If RLDREF is set to internal, it is at (AVDD + AVSS) / 2. This feature is useful for debugging purposes during product development.



(1) Typical values for example only.

Figure 34. RLDOUT Signal Configured to be Read Back by Channel 8



## Wilson Central Terminal (WCT) and Chest Leads

In the standard 12-lead ECG, WCT voltage is defined as the average of right arm (RA), left arm (LA), and left leg (LL) electrodes. This voltage is used as the reference voltage for the measurement of the chest leads. The MCA129x has three integrated low-noise amplifiers that generate the WCT voltage. Figure 35 shows the block diagram of the implementation.



Figure 35. WCT Voltage

These devices provide the flexibility to route any one of the eight signals (IN1P to IN4N) to each of the amplifiers to generate the average. This flexibility allows the RA, LA, and LL electrodes to be connected to any input of the first four channels, depending on the lead configuration.

Each of the three amplifiers in the WCT circuitry can be powered down individually with register settings. By powering up two amplifiers, the average of any two electrodes is generated at the WCT pin. Powering up one amplifier provides the buffered electrode voltage at the WCT pin. The WCT amplifiers have limited drive strength, and thus, should be buffered if used to drive a low-impedance load.

Table 6 shows the typical WCT performance when using any 1, 2, or 3 of the WCT buffers.

| PARAMETER        | ANY ONE<br>(A, B, or C) | ANY TWO<br>(A+B, A+C, or B+C) | ALL THREE<br>(A+B+C) | UNIT              |
|------------------|-------------------------|-------------------------------|----------------------|-------------------|
| Integrated noise | 540                     | 382                           | 312                  | nV <sub>RMS</sub> |
| Power            | 53                      | 59                            | 65                   | μW                |
| -3-dB BW         | 30                      | 59                            | 89                   | kHz               |
| Slew rate        | BW limited              | BW limited                    | BW limited           | V/us              |

**Table 6. Typical WCT Performance** 



As shown in Table 6, the overall noise reduces when more than one WCT amplifier is powered up. This noise reduction is a result of the fact that noise is averaged by the passive summing network at the output of the amplifiers. Powering down individual buffers gives negligible power savings because a significant portion of the circuitry is shared between the three amplifiers. The bandwidth of the WCT node is limited by the RC network. The internal summing network consists of three  $30\text{-k}\Omega$  resistors and a 80-pF capacitor. For optimal performance, add an external 100-pF capacitor. The effective bandwidth depends on the number of amplifiers that are powered up, as shown in Table 6.

Only use the WCT node to drive very high input impedances (typically greater than 500 M $\Omega$ ). A typical application connects this WCT signal to the negative inputs of a MCA129x for use as a reference signal for the chest leads.

As mentioned, all three WCT amplifiers can be connected to one of eight analog input pins. The inputs of the amplifiers are chopped, and the chop frequency varies with the data rates of the MCA129x. The chop frequency for the three highest data rates scale 1:1. For example, at a 32-kSPS data rate, the chop frequency is 32 kHz in HR mode with WCT\_CHOP = 0. The chop frequency of the four lower data rates is fixed at 4 kHz. When WCT\_CHOP = 1, the chop frequency is fixed to highest data rate frequency (that is,  $f_{\text{MOD}}$  / 16), as shown in Table 7. The chop frequency appears at the output of the WCT amplifiers as a small square wave riding on dc. The amplitude of the square wave is the offset of the amplifier and is typically 5 mV<sub>PP</sub>. As a result of out-of-band chopping, this artifact does not interfere with ECG-related measurements. As a result of the chopping function, the input current leakage on the pins with the connected WCT amplifiers increases at higher data rates and as the input common voltage swings closer to 0 V (AVSS), as described in Figure 36.

If the output of a channel connected to the WCT amplifier (for example, the V-lead channels) is connected to one of the pace amplifiers for external pace detection, the chopping artifact appears at the pace amplifier output.



Figure 36. WCT Input Leakage Current vs Input Voltage (WCT CHOP = 0)



Figure 37. WCT Input Leakage Current vs Input Voltage (WCT CHOP = 1)

| Table 7. WCT | Amplifiers | Chop | Freq | uency | 1 |
|--------------|------------|------|------|-------|---|
|--------------|------------|------|------|-------|---|

| CONFIG1.DR[2:0] BIT | CONFIG2.WCT_CHOP = 0   | CONFIG2.WCT_CHOP = 1  |
|---------------------|------------------------|-----------------------|
| 000                 | f <sub>MOD</sub> /16   | f <sub>MOD</sub> /16  |
| 001                 | f <sub>MOD</sub> / 32  | f <sub>MOD</sub> / 16 |
| 010                 | f <sub>MOD</sub> / 64  | f <sub>MOD</sub> / 16 |
| 011                 | f <sub>MOD</sub> / 128 | f <sub>MOD</sub> / 16 |
| 100                 | f <sub>MOD</sub> / 128 | f <sub>MOD</sub> / 16 |
| 101                 | f <sub>MOD</sub> / 128 | f <sub>MOD</sub> / 16 |
| 110                 | f <sub>MOD</sub> / 128 | f <sub>MOD</sub> / 16 |



# Augmented Leads

In a typical implementation of the 12-lead ECG with eight channels, the augmented leads are calculated digitally. In certain applications, it may be required that all leads are derived in analog rather than digital. The MCA1298 provide the option to generate the augmented leads by routing appropriate averages to channels 5, 6, and 7. The same three amplifiers that are used to generate the WCT signal are also used to generate the Goldberger central terminal (GCT) signals. Figure 38 shows an example of generating the augmented leads in analog domain. In this implementation, more than eight channels are used to generate the standard 12 leads. This feature is not available in the MCA1294, MCA1296.



Figure 38. Analog Domain Augmented Leads

# Right Leg Drive with the WCT Point

In certain applications, the out-of-phase version of the WCT is used as the RLD reference. The MCA1298 provides the option to have a buffered version of the WCT terminal at the RLD\_OUT pin. This signal can be inverted in phase using an external amplifier and then used as the right leg drive. Refer to the *Right Leg Drive* (RLD DC Bias Circuit) section for more details.



### **Lead-Off Detection**

Patient electrode impedances decay over time; therefore, these electrode connections must be continuously monitored to verify that a suitable connection is present. The MCA129x lead-off detection functional block provides significant flexibility to choose from various lead-off detection strategies. Although called lead-off detection, this feature is in fact *electrode-off* detection.

The basic principle is to inject an excitation signal and measure the response to determine if the electrode is off. As shown in the lead-off detection functional block diagram in Figure 39, this circuit provides two different methods of determining the state of the patient electrode. The methods differ in the frequency content of the excitation signal. Lead-off can be selectively done on a per channel basis using the LOFF\_SENSP and LOFF\_SENSN registers. The internal excitation circuitry can be disabled while the sensing circuitry is enabled.



Figure 39. Lead-Off Detection



#### DC Lead-Off

In this approach, the lead-off excitation is accomplished with a dc signal. Choose a dc excitation signal from either a pullup or pulldown resistor, or from a current source or sink system, as shown in Figure 40. Select by setting the VLEAD\_OFF\_EN bit in the LOFF register. One side of the channel is pulled to supply, and the other side is pulled to ground. Swap the pullup resistor and pulldown resistor by setting the bits in the LOFF\_FLIP register, as shown in Figure 41. If using a current source or sink, set the magnitude of the current by using the ILEAD\_OFF[1:0] bits in the LOFF register. The current source or sink gives larger input impedance compared to the 10-M $\Omega$  pullup or pulldown resistor.



Response sensing is achieved either by looking at the digital output code from the device, or by monitoring the input voltages with on-chip comparators. If either of the electrodes is off, the pullup or pulldown resistors saturate the channel. Look at the output code to determine if either the P-side or the N-side is off. To pinpoint which side is off, check the comparator outputs. During conversion, the input voltage is simultaneously monitored by using a comparator and a 4-bit DAC with levels that are set by the COMP\_TH[2:0] bits in the LOFF register. The comparator outputs are stored in the LOFF\_STATP and LOFF\_STATN registers. These two registers are available as a part of the output data stream (see the *Data Output Pin (DOUT)* section). If dc lead-off is not used, the lead-off comparators can be powered down by setting the PD\_LOFF\_COMP bit in the CONFIG4 register.

An example procedure to turn on dc lead-off is given in the *Lead-Off* section.

## AC Lead-Off

This method uses an out-of-band ac signal for excitation. The ac signal is generated by providing pullup and pulldown resistors at the input with a fixed frequency. The ac signal is passed through an antialiasing filter to prevent aliasing. Select the frequency with the FLEAD\_OFF[1:0] bits in the LOFF register. The excitation frequency is a function of the output data rate and is  $f_{DR}$  / 4. This out-of-band excitation signal is passed through the channel and measured at the output.

AC signal sensing is achieved by passing the signal through the channel to digitize the signal, and measuring the output. The ac excitation signals are introduced at a frequency that is above the band of interest, generating an out-of-band differential signal that can be filtered out separately and processed. By measuring the magnitude of the excitation signal at the output spectrum, the lead-off status is calculated. Therefore, the ac lead-off detection is accomplished simultaneously with the ECG signal acquisition.



#### **RLD Lead-Off**

Determine if the RLD electrode is connected in the MCA129x by powering down the RLD amplifier. After power down, there are two measurement procedures to determine the RLD electrode connect status: a pullup or pulldown resistor, or a sink or source current source, as shown in Figure 42. Set the reference level of the comparator to determine the acceptable RLD impedance threshold.



Figure 42. RLD Lead-Off Detection at Power Up

The current source, or pullup or pulldown resistor method has no function when the RLD amplifier is powered on. Use the comparator to sense the voltage at the output of the RLD amplifier. The comparator threshold is set by the same LOFF[7:5] bits that are used to set the thresholds for the other negative inputs.

### Right Leg Drive (RLD) DC Bias Circuit

Use the right leg drive (RLD) circuitry to counter the common-mode interference in a ECG system as a result of power lines and other sources, including fluorescent lights. The RLD circuit senses the common-mode voltage of a selected set of electrodes and creates a negative feedback loop by driving the body with an inverted common-mode signal. The negative feedback loop restricts the common-mode movement to a narrow range, depending on the loop gain. Stabilizing the entire loop is specific to the individual system, based on the various poles in the loop. The MCA129x incorporate muxes that are used to select the channel to the operational amplifier. All the amplifier terminals are available at the pins, allowing selection of the components for the feedback loop. The circuit shown in Figure 43 shows the overall functional connectivity for the RLD bias circuit.

Set the reference voltage for the RLD to be generated internally ([AVDD + AVSS] / 2), or provided externally with a resistive divider. The selection of an internal versus external reference voltage for the RLD loop is defined by writing the appropriate value to the RLDREF INT bit in the CONFIG3 register.

If the RLD function is not used, power down the amplifier using the PD\_RLD bit (see the CONFIG3: Configuration Register 3 (address = 03h) (reset = 40h) section for details). This bit is also used in daisy-chain mode to power down all but one of the RLD amplifiers.

The functionality of the RLDIN pin is explained in the *Input Multiplexer* section. An example procedure to use the RLD amplifier is shown in the *Right Leg Drive* section of the *Power-Supply Recommendations*.





- (1) Typical values.
- (2) When CONFIG3 bit RLDREF\_INT = 0, the RLDREF\_INT switch is closed and the RLDREF\_INT switch is open. When CONFIG3 bit RLDREF\_INT = 1, the RLDREF\_INT switch is open and the RLDREF\_INT switch is closed.

Figure 43. RLD Channel Selection (2)



#### WCT as RLD

In certain applications, the RLD is derived as the average of RA, LA, and LL. This level is the same as the WCT voltage. The WCT amplifier has limited drive strength; therefore, only use the WCT to drive very high impedances directly. The MCA129x provide an option to internally buffer the WCT signal by setting the WCT\_TO\_RLD bit in the CONFIG4 register. Short the RLD\_OUT and RLD\_INV pins external to the device. Before the RLD\_OUT signal is connected to the RLD electrode, use an external amplifier to invert the phase of the signal for negative feedback.



Figure 44. Using the WCT as the Right Leg Drive (RLD)

## RLD Configuration with Multiple Devices

Figure 45 shows multiple devices connected to an RLD.



Figure 45. RLD Connection for Multiple Devices



#### **Pace Detect**

The MCA129x provide flexibility for pace detection by using either software or external hardware. The software approach is made possible by providing sampling rates up to 32 kSPS. The external hardware approach is made possible by bringing out the output of the PGA at two pins: TESTP\_PACE\_OUT1 and TESTN\_PACE\_OUT2. If the WCT amplifier is connected to the signal path, switching noise occurs as a result of chopping; see the *Wilson Central Terminal (WCT) and Chest Leads* section for details.

#### Software Approach

To use the software approach, operate the device at 8 kSPS or more to capture the fastest pulse. Afterwards, digital signal processing is used to identify the presence of the pacemaker pulse. The software approach gives the utmost flexibility to program the pace detect threshold *on-the-fly* (dynamically) using software. This flexibility is increasingly important as pacemakers evolve over time. Two parameters must be considered while measuring fast pace pulses:

- 1. PGA bandwidth: determines the gain setting that can be used; shown in Table 5.
- 2. Settling time: determines the operating data rate for the device. For a step change in input, the digital decimation filter takes  $3 \times t_{DR}$  to settle.

#### External Hardware Approach

One of the drawbacks of using the software approach is that all channels on a single device must operate at higher data rates. For systems where high data rates are a problem, the MCA129x provide the option of connecting external hardware to the output of the PGA to detect the presence of the pulse. The output of the pace detection logic is then fed into the device through one of the GPIO pins. The GPIO data are transmitted through the SPI port and loaded 2  $t_{CLK}$ s before  $\overline{DRDY}$  goes low. Two of the eight channels are selected using register bits in the PACE register: one from the odd-numbered channels, and the other from the even-numbered channels. During the differential to single-ended conversion, there is an attenuation of 0.4; therefore, the total gain in the pace path is equal to  $(0.4 \times PGA\_GAIN)$ . The pace output signals are multiplexed with the TESTP and TESTN signals through the TESTP\_PACE\_OUT1 and TESTN\_PACE\_OUT2 pins, respectively. Channel selection is achieved by setting bits[4:1] of the PACE register. If the pace circuitry is not used, turn off the pace amplifiers by using the  $\overline{PD}$   $\overline{PACE}$  bit in the PACE register.

If the output of a channel connected to the WCT amplifier (for example, the V-lead channels) is connected to one of the pace amplifiers for external pace detection, chopping artifacts appear at the pace amplifier output. See the *Wilson Central Terminal (WCT) and Chest Leads* section for more details.





Figure 46. Hardware Pace Detection Option



## **Digital Functionality**

## GPIO Pins (GPIO[4:1])

The MCA129x have a total of four general-purpose digital input/output (GPIO) pins available in normal operation. The digital I/O pins are individually configurable as either inputs or as outputs through the GPIOC bits of the GPIO register. The GPIOD bits in the GPIO register control the level of the pins. When reading the GPIOD bits, the data returned are the logic level of the pins, whether they are programmed as inputs or outputs. When the GPIO pin is configured as an input, a write to the corresponding GPIOD bit has no effect. When configured as an output, a write to the GPIOD bit sets the output value.

If configured as inputs, these pins must be driven; do not float these pins. The GPIO pins are set as inputs after power-on or after a reset. Figure 51 shows the GPIO port structure. If not used, short these pins to DGND.

For example, one configuration is to use GPIO1 as the PACEIN signal, multiplex GPIO2 with RESP\_BLK signal, multiplex GPIO3 with the RESP signal, and multiplex GPIO4 with the RESP\_PH signal.



Figure 51. GPIO Port Pin

## Power-Down Pin (PWDN)

When  $\overline{PWDN}$  is pulled low, all on-chip circuitry is powered down. To exit power-down mode, take the  $\overline{PWDN}$  pin high. Upon exiting from power-down mode, the internal oscillator and the reference require time to wakeup. During power down, shut down the external clock to save power.

### Reset (RESET Pin and Reset Command)

There are two methods to reset the MCA129x: pull the RESET pin low, or send the RESET opcode command (see the RESET: Reset Registers to Default Values section). Take the RESET pin low to force a reset. Make sure to follow the minimum pulse width timing specifications before taking the RESET pin back high. The RESET command takes effect on the eighth SCLK falling edge of the opcode command. At reset, 18 t<sub>CLK</sub> cycles are required to complete initialization of the configuration registers to the default states and start the conversion cycle. For more information, see the RESET: Reset Registers to Default Values section. An internal reset is automatically issued to the digital filter whenever registers CONFIG1 and RESP are set to new values with a WREG command.



## Digital Decimation Filter

The digital filter receives the modulator output and decimates the data stream. By adjusting the amount of filtering, tradeoffs are made between resolution and data rate: filter more for higher resolution, filter less for higher data rates. Higher data rates are typically used in ECG applications to implement software pace detection and ac lead-off detection.

The digital filter on each channel consists of a third-order sinc filter. The decimation ratio on the sinc filters is adjusted by the DR bits in the CONFIG1 register (see Table 16 for details). This setting is a global setting that affects all channels; therefore, in these devices, all channels operate at the same data rate.

#### Clock

The MCA129x provide two different methods for device clocking: internal and external. Internal clocking is ideally suited for low-power, battery-powered systems. The internal oscillator is trimmed for accuracy at room temperature. The accuracy varies over the specified temperature range; see the *Electrical Characteristics*. Clock selection is controlled by the CLKSEL pin and the CLK\_EN register bit.

Use the CLKSEL pin to select either the internal or external clock. The CLK\_EN bit in the CONFIG1 register enables and disables the oscillator clock to be output in the CLK pin. A truth table for these two pins is shown in Table 11. Use the CLK\_EN bit is when multiple devices are connected in a daisy-chain configuration. During power down, shut down the external clock to save power.

Table 11. CLKSEL Pin and CLK EN Bit

| CLKSEL PIN | CONFIG1.CLK_EN BIT | CLOCK SOURCE              | CLK PIN STATUS                    |
|------------|--------------------|---------------------------|-----------------------------------|
| 0          | X                  | External clock            | Input: external clock             |
| 1          | 0                  | Internal clock oscillator | Tri-state                         |
| 1          | 1                  | Internal clock oscillator | Output: internal clock oscillator |



#### **Device Functional Modes**

## **Data Acquisition**

This section describes the data acquisition process in relation to the START and  $\overline{DRDY}$  pins, settled data, and data readback.

#### Start Mode

Pull the START pin high for at least 2  $t_{CLK}$  periods, or send the START command to begin conver<u>sions.</u> When the START pin is low, or if the START command has not been sent, the device does not issue a DRDY signal (conversions are halted).

When using the START opcode to begin conversions, hold the START pin low. The MCA129x feature two modes to control conversion: continous and single-shot. The mode is selected by SINGLE\_SHOT (bit 3 of the CONFIG4 register). In multiple device configurations, the START pin is used to synchronize devices (see the *Multiple-Device Configuration* section for more details).

## **Settling Time**

The settling time (t<sub>SETTLE</sub>) is the time it takes for the converter to output fully-settled data when the START signal is pulled high.

When the START pin is pulled high, or when the START command is sent, the device ADCs convert the input signals and DRDY is pulled high. The next falling edge of DRDY indicates that data are ready. Figure 57 shows the timing diagram and Table 12 shows the settling time for different data rates as a function of  $t_{CLK}$ . The settling time depends on  $f_{CLK}$  and the decimation ratio (controlled by the DR[2:0] bits in the CONFIG1 register).



Figure 57. Settling Time for Initial Conversion

Table 12. Settling Times for Different Data Rates (t<sub>SETTLE</sub>)

| DD[2.0] | SETTLING TIME (t <sub>CLK</sub> Periods) |                |  |
|---------|------------------------------------------|----------------|--|
| DR[2:0] | HIGH-RESOLUTION MODE                     | LOW-POWER MODE |  |
| 000     | 296                                      | 584            |  |
| 001     | 584                                      | 1160           |  |
| 010     | 1160                                     | 2312           |  |
| 011     | 2312                                     | 4616           |  |
| 100     | 4616                                     | 9224           |  |
| 101     | 9224                                     | 18440          |  |
| 110     | 18440                                    | 36872          |  |



When the START pin is held high and there is a step change in the input signal,  $3 \times t_{DR}$  conversion cycles are required for the filter to settle to the new value, as shown in Figure 58. Settled data are available on the fourth DRDY pulse. This settling time must be considered when trying to measure narrow pace pulses for pace detection. Data are available to read at each  $\overline{DRDY}$  high-to-low transition, but can be ignored.



Figure 58. Settling Time for Input Transient

## Data Ready Pin (DRDY)

DRDY is an output. When DRDY transitions low, new conversion data are ready. The CS signal has no effect on the data ready signal. Regardless of the status of the CS signal, a rising edge on SCLK pulls DRDY high. Thus, when using multiple devices in the SPI bus, gate SCLK with CS. The behavior of DRDY depends on if the device is in RDATAC mode or if the RDATA command is being used to read data on demand. See the RDATAC: Read Data Continuous and RDATA: Read Data sections for further details.

When reading data with the RDATA command, the read operation can overlap the occurrence of the next  $\overline{\text{DRDY}}$  without data corruption.

Use the START pin or the START command to place the device either in normal data capture mode or pulse data capture mode.

Figure 59 shows the relationship among DRDY, DOUT, and SCLK during data retrieval (in the case of an MCA129x with a selected data rate that gives 24-bit resolution). DOUT latches at the rising edge of SCLK. The device pulls DRDY high at the first falling edge of SCLK, regardless of whether data are being retrieved from the device or a command is being sent through the DIN pin. The data starts from the MSB of the status word and then proceeds to the ADC channel data in sequential order (that is, channel 1, channel 2, ..., channel x). Channels that are powered down still have a position in the data stream; however, the data are not valid and can be ignored.



Figure 59.  $\overline{DRDY}$  with Data Retrieval ( $\overline{CS} = 0$ )



The  $\overline{DRDY}$  signal is cleared on the first SCLK falling edge, regardless of the state of  $\overline{CS}$ . Even if no data are clocked out, the  $\overline{DRDY}$  signal is still cleared. Take this condition into consideration if the SPI bus is used to communicate with other devices on the same bus. Figure 60 shows a timing diagram for this multiplexing.



Figure 60. DRDY and SCLK Behavior for SPI Bus Multiplexing

#### Data Retrieval

Data retrieval is accomplished in one of two methods:

- 1. RDATAC: the read data continuous command sets the device mode that reads data continuously without sending opcodes. See the *RDATAC: Read Data Continuous* section for more details.
- 2. RDATA: the read data command reads just one data output from the device. See the *RDATA: Read Data* section for more details.

See the SPI Command Definitions section for more details.

The conversion data are read by shifting the data out on DOUT. The MSB of the data on DOUT is clocked out on the first SCLK rising edge. DRDY returns to high on the first SCLK falling edge. Keep DIN low for the entire read operation.

#### **Status Word**

The MCA129x data readback is preceded by a status word that provides information on the state of the ADC .The status word is 24 bits long and contains the values for LOFF\_STATP, LOFF\_STATN, and part of the GPIO registers. The content alignment is shown in Figure 61.



Figure 61. Status Word Content

## Readback Length

The number of bits in the data output depends on the number of channels and the number of bits per channel. The data format for each channel data is twos complement and MSB first. For the MCA129x with 32-kSPS and 64-kSPS data rates, the number of data bits is 24 status bits + 16 bits per channel  $\times$  8 channels = 152 bits. For all other data rates, the number of data bits is 24 status bits + 24 bits per channel  $\times$  8 channels = 216 bits. When channels are powered down using the user-register setting, the corresponding channel output is set to 0. However, the sequence of channel outputs remains the same. The MCA1294 outputs four channels of datam and the MCA1296 outputs six channels of data.

The MCA129x also provide a multiple-readback feature. Set the DAISY\_IN bit in the CONFIG1 register to 1 for multiple readbacks. Simply provide additional SCLKs to read data multiple times; the MSB data byte repeats after reading the last byte.



#### **Data Format**

The MCA129x output 24 bits of data per channel in binary twos complement format, MSB first. The LSB has a weight of  $V_{REF}$  / ( $2^{23}$  – 1). A positive full-scale input produces an output code of 7FFFFh and the negative full-scale input produces an output code of 800000h. The output clips at these codes for signals exceeding full-scale. Table 13 summarizes the ideal output codes for different input signals. For DR[2:0] = 000 and 001, the device has only 17 and 19 bits of resolution, respectively. The last seven (in 17-bit mode) or five (in 19-bit mode) bits can be ignored.

| rabio for lacar Gatpar Godo Torcao inpar Gigitar |                      |  |  |  |  |  |  |
|--------------------------------------------------|----------------------|--|--|--|--|--|--|
| INPUT SIGNAL, V <sub>IN</sub><br>(INXP – INXN)   | IDEAL OUTPUT CODE(2) |  |  |  |  |  |  |
| ≥ V <sub>REF</sub>                               | 7FFFFh               |  |  |  |  |  |  |
| V <sub>REF</sub> / (2 <sup>23</sup> – 1)         | 000001h              |  |  |  |  |  |  |
| 0                                                | 000000h              |  |  |  |  |  |  |
| -V <sub>REF</sub> / (2 <sup>23</sup> - 1)        | FFFFFFh              |  |  |  |  |  |  |
| $\leq -V_{REF} (2^{23} / (2^{23} - 1))$          | 800000h              |  |  |  |  |  |  |

Table 13. Ideal Output Code versus Input Signal (1)

- 1) Only valid for 24-bit resolution data rates, with gain = 1.
- (2) Excludes effects of noise, linearity, offset, and gain error.

#### Single-Shot Mode

Enable single-shot mode by setting the SINGLE\_SHOT bit in CONFIG4 register to 1. In single-shot mode, the MCA129x perform a single conversion when the START pin is taken high, or when the START opcode command is sent. As seen in Figure 62, when a conversion completes, DRDY goes low and further conversions are stopped. Regardless of whether the conversion data are read or not, DRDY remains low. To begin a new conversion, take the START pin low and then back high for at least two  $t_{CLK}$ s, or transmit the START opcode again. When switching from continous conversion mode to single-shot mode, make sure the START signal is pulsed, or issue a STOP command followed by a START command.



Figure 62. DRDY With No Data Retrieval in Single-Shot Mode

Single-shot conversion mode is provided for applications that require nonstandard or noncontinuous data rates. Issue a START command or toggle the START pin high to reset the digital filter, effectively dropping the data rate by a factor of four. This mode leaves the system more susceptible to aliasing effects, thus requiring more complex analog or digital filtering. Loading on the host processor increases because it must toggle the START pin or send a START command to initiate a new conversion cycle.



#### **Continuous Conversion Mode**

Conversions begin when the START pin is taken high for at least two  $t_{CLK}s$ , or when the START opcode command is sent. As seen in Figure 63, the DRDY output goes high when conversions are started and goes low when data are ready. Conversions continue indefinitely until the START pin is taken low or the STOP opcode command is transmitted. When the START pin is pulled low or the stop command is issued, the conversion in progress is allowed to complete. Figure 64 and Table 14 show the required timing of DRDY to the START pin and the START and STOP opcode commands when controlling conversions in this mode. To keep the converter running continuously, permanently tie the START pin high. When switching from single-shot mode to continuous-conversion mode, pulse the START signal or a issue a STOP command followed by a START command. This conversion mode is ideal for applications that require a continuous stream of conversions results.



(1) START and STOP opcode commands take effect on the seventh SCLK falling edge.

Figure 63. Continuous Conversion Mode



(1) START and STOP commands take effect on the seventh SCLK falling edge at the end of the opcode transmission.

Figure 64. START to DRDY Timing

Table 14. Timing Requirements for Figure 64 (1)

|                   |                                                                             | MIN | MAX | UNIT             |
|-------------------|-----------------------------------------------------------------------------|-----|-----|------------------|
| t <sub>SDSU</sub> | START pin low or STOP opcode to DRDY setup time to halt further conversions | 16  |     | t <sub>CLK</sub> |
| t <sub>DSHD</sub> | START pin low or STOP opcode to complete current conversion                 | 16  |     | t <sub>CLK</sub> |

(1) START and STOP commands take effect on the seventh SCLK falling edge at the end of the opcode transmission.



#### **Multiple-Device Configuration**

The MCA129x provide configuration flexibility when multiple devices are connected in a system. The serial interface typically requires four signals: DIN, DOUT, SCLK, and CS. With one additional chip select signal per device, multiple devices can be connected together. The number of signals required to interface n devices is 3 + n. Daisy-chain the RLD amplifiers as explained in the RLD Configuration with Multiple Devices section. To use the internal oscillator in a daisy-chain configuration set one of the devices as the master for the clock source with the internal oscillator enabled (CLKSEL pin = 1) and the internal oscillator clock brought out of the device by setting the  $\overline{CLK_EN}$  register bit to 1. Use this master device clock as the external clock source for the other devices.

When <u>using multiple</u> devices, synchronize the devices with the START signal. The delay from the START signal to the DRDY signal is fixed for a fixed data rate (see the <u>Start Mode</u> section for more details on the settling times). As an example, Figure 65 shows the behavior of two devices when synchronized with the START signal.

There are two configurations used to connect multiple devices with a optimal number of interface pins: cascade or daisy-chain.





Figure 65. Synchronizing Multiple Converters



#### Cascade Configuration

Figure 66(a) shows a configuration with two devices cascaded together. One of the devices is an MCA1298 (eight channels) and the other is an MCA1294 (four channels). Together, they create a system with 12 channels DOUT, SCLK, and DIN are shared. Each device has its own chip select. When a device is not selected by the corresponding  $\overline{\text{CS}}$  being driven to logic 1, the DOUT of this device is high-impedance. This structure allows the other device to take control of the DOUT bus. This configuration method is suitable for the majority of applications.

### **Daisy-Chain Configuration**

Enable daisy-chain mode by setting the DAISY\_EN bit in the CONFIG1 register. Figure 66(b) shows the daisy-chain configuration. In this configuration, SCLK, DIN, and  $\overline{\text{CS}}$  are shared across multiple devices. Connect the DOUT pin of the first device to the DAISY\_IN pin of the next device, thereby creating a chain. Issue one extra SCLK between each data set. Note that when using daisy-chain mode, the multiple readback feature is not available. Short the DAISY\_IN pin to digital ground if not used. Figure 2 describes the required timing for the MCA1298 shown in Figure 67. Data from the MCA1298 appear first on DOUT, followed by a *don't care* bit, and finally by the status and data words from the MCA1294.



(1) To reduce pin count, set the START pin low and use the START opcode command to synchronize and start conversions.

Figure 66. Multiple Device Configurations



Figure 67. Daisy-Chain Timing for Figure 66(b)

Important reminders when using daisy-chain mode:

- 1. Issue one extra SCLK between each data set (see Figure 67).
- 2. All devices are configured to the same register values because  $\overline{CS}$  is shared.
- 3. Device register readback (RREG) is only valid for device 0 in the daisy chain. Only conversion data can be read from device 1 to device *N*, where *N* is the last device in the chain; register data cannot be read.



If all devices in the chain operate in the same register setting, DIN can be shared, thereby reducing the SPI communication signals to four, regardless of the number of devices. However, the individual devices cannot be programmed; therefore, the RLD driver cannot be shared among the multiple devices. Furthermore, an external clock must be used.

As shown in Figure 2, the SCLK rising edge shifts data out of the MCA129x on DOUT. The SCLK rising edge is also used to latch data into the device DAISY\_IN pin down the chain. This architecture allows for a faster SCLK rate speed, but it also makes the interface sensitive to board-level signal delays. The more devices in the chain, the more challenging it becomes to adhere to setup and hold times. A star-pattern connection of SCLK to all devices, minimizing length of DOUT, and other PCB layout techniques help. Placing delay circuits such as buffers between DOUT and DAISY\_IN is another way to mitigate this challenge. One other option is to insert a Dflip flop between DOUT and DAISY\_IN clocked on an inverted SCLK. In addition, note that daisy-chain mode requires some software overhead to recombine data bits spread across byte boundaries.

The maximum number of daisy-chained devices depends on the data rate at which the device is operated. The maximum number of devices can be estimated with Equation 6:

$$N_{\text{DEVICES}} = \frac{f_{\text{SCLK}}}{f_{\text{DR}} (N_{\text{BITS}})(N_{\text{CHANNELS}}) + 24}$$

where

- N<sub>BITS</sub> = device resolution (depends on data rate)
- N<sub>CHANNELS</sub> = number of channels in the device (4, 6, or 8)

For example, when the MCA1298 (eight-channel, 24-bit version) is operated at a 2-kSPS data rate with a 4-MHzf<sub>SCLK</sub>, up to ten devices can be daisy-chained.



#### **Programming**

#### **SPI Interface**

The SPI-compatible serial interface consists of four signals:  $\overline{CS}$ , SCLK, DIN, and DO<u>UT</u>. The interface reads conversion data, reads and writes registers, and controls the MCA129x operation. The DRDY output is used as a status signal to indicate when data are ready. DRDY goes low when new data are available.

#### Chip Select Pin (CS)

Chip select (CS) selects the MCA129x devices for SPI communication. While CS is low, the serial interface is active.  $\overline{CS}$  must remain low for the entire duration of the serial communication. After the serial communication is finished, always wait four or more  $t_{CLK}$  periods before taking  $\overline{CS}$  high. When  $\overline{CS}$  is taken high, the serial interface resets, SCLK and DIN are ignored, and DOUT enters a high-impedance state.  $\overline{DRDY}$  asserts when data conversion is complete, regardless of whether  $\overline{CS}$  is high or low.

While MCA129x is selected, the device attempts to decode and execute commands every eight serial clocks. If the device ceases to execute serial commands, it is possible extra clock pulses were presented that placed the serial interface into an unknown state. To reset the serial interface to a known state, take CS high and back low again.

#### Serial Clock (SCLK)

SCLK is the serial peripheral interface (SPI) serial clock. It is used to shift in commands and shift out data from the device. The serial clock (SCLK) features a Schmitt-triggered input, and clocks data on the DIN and DOUT pins into and out of the MCA129x. Even though the input has hysteresis, keep SCLK as clean as possible to prevent glitches from accidentally forcing a clock event. The absolute maximum limit for SCLK is specified in the *Timing Requirements: Serial Interface* table.

While MCA129x is selected (CS = low), the device attempts to decode and execute commands every eight serial clocks. Therefore, present multiples of eight SCLKs every serial transfer to keep the interface  $\underline{\text{in}}$  a normal operating mode. If the interface ceases to function because of extra serial clocks, reset by toggling CS high and back low.

For a single device, the minimum speed required for SCLK depends on the number of channels, number of bits of resolution, and output data rate. For multiple cascaded devices, see the *Cascade Configuration* section. Equation 7 shows the calculation for minimum SCLK speed.

$$t_{SCLK} < (t_{DR} - 4t_{CLK}) / (N_{BITS} \times N_{CHANNELS} + 24)$$
(7)

For example, if the MCA1298 is used at 500-SPS (eight channels, 24-bit resolution), the minimum SCLK speed is 110 kHz.

Retrieve data either by putting the device in RDATAC mode or by issuing a RDATA command for data on demand. The SCLK rate limitation of Equation 7 also applies to RDATAC. For the RDATA command, the limitation applies if data must be read between two consecutive DRDY signals. Equation 7 assumes that there are no other commands issued between data captures.



#### **Programming (continued)**

#### **SCLK Clocking Methods**

As shown in Figure 68, there are two different SCLK clocking methods to satisfy the decode timing specification shown in Figure 1 for multiple-byte commands.

For SCLK speeds that meet the  $t_{SDECODE}$  timing requirement shown in Figure 1, transmit SCLK in a continuous stream when  $\overline{CS}$  is low. This method is not to be confused with a free-running SCLK, where SCLK operates when  $\overline{CS}$  is high. Free-running SCLK operation is not supported by this device.

For faster SCLK speeds that do not meet the t<sub>SDECODE</sub> timing requirement, SCLK is transmitted in 8-bit bursts with a delay between bursts. The absolute maximum SCLK limit is specified in the *Timing Requirements: Serial Interface* table. Figure 68 shows the difference between the two SCLK clocking methods for this device.



Figure 68. SCLK Clocking Methods

#### Data Input Pin (DIN)

The data input pin (DIN) is used along with SCLK to communicate with the MCA129x (opcode commands and register data). The device latches data on DIN on the falling edge of SCLK.

## Data Output Pin (DOUT)

The data output pin (DOUT) is used with SCLK to read conversion and register data from the MCA129x.Data on DOUT are shifted out on the rising edge of SCLK. DOUT goes to a high-impedance state when CS is high. In read data continuous mode (see the *SPI Command Definitions* section for more details), the DOUT output line also indicates when new data are available. Use this feature to minimize the number of connections between the device and the system controller.





Figure 69. SPI Bus Data Output for the MCA1298 (Eight Channels)



## **Programming (continued)**

#### **SPI Command Definitions**

The MCA129x provide flexible configuration control. The opcode commands, summarized in Table 15, control and configure the operation of the MCA129x. The opcode commands are stand-alone, except for the register read and register write operations that require a second command byte plus data.  $\overline{CS}$  can be taken high or held low between opcode commands, but must stay low for the entire command operation (especially for multibyte commands). System opcode commands and the RDATA command are decoded by the MCA129x on the seventh falling edge of SCLK. The register read and write opcodes are decoded on the eighth SCLK falling edge. Be sure to follow SPI timing requirements when pulling CS high after issuing a command.

**Table 15. Opcode Command Definitions** 

| COMMAND          | DESCRIPTION                                                                         | FIRST BYTE                             | SECOND BYTE                      |  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------|----------------------------------------|----------------------------------|--|--|--|--|--|--|
| SYSTEM COMMANDS  | SYSTEM COMMANDS                                                                     |                                        |                                  |  |  |  |  |  |  |
| WAKEUP           | Wakeup from standby mode                                                            | 0000 0010 (02h)                        | _                                |  |  |  |  |  |  |
| STANDBY          | Enter standby mode                                                                  | 0000 0100 (04h)                        | _                                |  |  |  |  |  |  |
| RESET            | Reset the device                                                                    | 0000 0110 (06h)                        | _                                |  |  |  |  |  |  |
| START            | Start/restart (synchronize) conversions                                             | 0000 1000 (08h)                        | _                                |  |  |  |  |  |  |
| STOP             | Stop conversion                                                                     | 0000 1010 (0Ah)                        | _                                |  |  |  |  |  |  |
| DATA READ COMMA  | INDS                                                                                |                                        |                                  |  |  |  |  |  |  |
| RDATAC           | Enable Read Data Continuous mode.<br>This mode is the default mode at power up. (1) | 0001 0000 (10h)                        | _                                |  |  |  |  |  |  |
| SDATAC           | Stop Read Data Continuously mode                                                    | 0001 0001 (11h)                        | _                                |  |  |  |  |  |  |
| RDATA            | Read data by command; supports multiple read back.                                  | 0001 0010 (12h)                        | _                                |  |  |  |  |  |  |
| REGISTER READ CO | REGISTER READ COMMANDS                                                              |                                        |                                  |  |  |  |  |  |  |
| RREG             | Read <i>n nnnn</i> registers starting at address <i>r rrrr</i>                      | 001 <i>r rrrr</i> (2xh) <sup>(2)</sup> | 000 <i>n nnnn</i> <sup>(2)</sup> |  |  |  |  |  |  |
| WREG             | Write <i>n nnnn</i> registers starting at address <i>r rrrr</i>                     | 010 <i>r rrrr</i> (4xh) <sup>(2)</sup> | 000 <i>n nnnn</i> <sup>(2)</sup> |  |  |  |  |  |  |

<sup>(1)</sup> When in RDATAC mode, the RREG command is ignored.

#### WAKEUP: Exit Standby Mode

The WAKEUP opcode exits low-power standby mode; see the *STANDBY: Enter Standby Mode* section. Time is required when exiting standby mode (see the *Electrical Characteristics* for details). *There are no restrictions on the SCLK rate for this command; issue this command at any time.* Any subsequent command must be sent after 4 t<sub>CLK</sub> cycles.

#### STANDBY: Enter Standby Mode

The STANDBY opcode command enters low-power standby mode. All parts of the circuit are shut down except for the reference section. Standby mode power consumption is specified in the *Electrical Characteristics*. There are no restrictions on the SCLK rate for this command; issue this command at any time. Send a WAKEUP command to return device to normal operation. Serial interface is active; therefore, register read and write commands are permitted while in this mode.

<sup>(2)</sup>  $n \cdot nnnn = \text{number of registers}$  to be read/written – 1. For example, to read/write three registers, set  $n \cdot nnnn = 0 \cdot (0010)$ .  $r \cdot rrrr = \text{starting register}$  address for read/write opcodes.



#### RESET: Reset Registers to Default Values

The RESET command resets the digital filter cycle and returns all register settings to the respective default values. See the Reset (RESET Pin and Reset Command) section for more details. There are no restrictions on the SCLK rate for this command; issue this command at any time. 18 t<sub>CLK</sub> cycles are required to execute the RESET command. Do not send any commands during this time.

#### START: Start Conversions

This opcode starts data conversions. Tie the START pin low to control conversions by command. If conversions are in progress this command has no effect. The STOP opcode command is used to stop conversions. If the START command is immediately followed by a STOP command, there must be a gap of 4 t<sub>CLK</sub> cycles between the two commands. When the START opcode is sent to the device, keep the START pin low until the STOP command is issued. (See the *Start Mode* subsection of the *SPI Interface* section for more details.) *There are no restrictions on the SCLK rate for this command and it can be issued any time.* 

### STOP: Stop Conversions

The STOP opcode stops conversions. Tie the START pin low to control conversions by command. When the STOP command is sent, the conversion in progress completes and further conversions are stopped. If conversions are already stopped, this command has no effect. There are no restrictions on the SCLK rate for this command; issue this command at any time.

#### RDATAC: Read Data Continuous

The RDATAC opcode enables the output of conversion data on each  $\overline{\text{DRDY}}$  without the need to issue subsequent read data opcodes. This opcode places the conversion data in the output register where it may be shifted out directly. The read data continuous mode is the default mode of the device and the device defaults to this mode on power up and reset.

RDATAC mode is cancelled by the stop read data continuous command (SDATAC). If the device is in RDATAC mode, an SDATAC command must be issued before any other commands can be sent to the device. There is no restriction on the SCLK rate for this command. However, subsequent data retrieval SCLKs or the SDATAC opcode command must wait at least 4 t<sub>CLK</sub> cycles. As shown in Figure 70, the timing for RDATAC illustrates the keep-out zone of 4 t<sub>CLK</sub> periods around the DRDY pulse when this command cannot be issued. If no data are retrieved from the device, DOUT and DRDY behave similarly in this mode. To retrieve data from the device after RDATAC command is issued, make sure that either the START pin is high or the START command is issued. Figure 70 shows the recommended way to use the RDATAC command. RDATAC is ideally suited for applications such as data loggers or recorders, where registers are set once and do not need to be reconfigured.



(1)  $t_{UPDATE} = 4 / f_{CLK}$  (where  $f_{CLK} = 1 / t_{CLK}$ ). Do not read data during this time.

Figure 70. RDATAC Usage



#### SDATAC: Stop Read Data Continuous

This SDATAC opcode command cancels read data continuous (RDATAC) mode. There is no restriction on the SCLK rate for this command, but the next command must wait for  $4 t_{CLK}$  cycles.

#### RDATA: Read Data

Issue the RDATA command after  $\overline{DRDY}$  goes low to read the conversion result (in SDATAC mode). There is no restriction on the SCLK rate for this command, and there is no wait time needed for the subsequent commands or data retrieval SCLKs. To retrieve data from the device after RDATA command is issued, make sure that either the START pin is high or the START command is issued. When reading data with the RDATA command, the read operation can overlap the occurrence of the next  $\overline{DRDY}$  without data corruption. Figure 71 shows the recommended way to use the RDATA command. RDATA is best suited for ECG- and EEG-type systems, where register settings must be read or changed often between conversion cycles.



Figure 71. RDATA Usage

#### Sending Multibyte Commands

The MCA129x serial interface decodes commands in bytes, and requires 4  $t_{CLK}$  periods to decode and execute. Therefore, when sending multibyte commands, a 4  $t_{CLK}$  period must separate the end of one byte (or opcode) and the next.

For example, if CLK is 2.048 MHz, then  $t_{\text{SDECODE}}$  (4 ×  $t_{\text{CLK}}$ ) is 1.96 µs. When SCLK is 16 MHz, the maximum transfer speed for one byte is 500 ns. This byte transfer time does not meet the  $t_{\text{SDECODE}}$  specification; therefore, a delay must be inserted so that the end of the second byte arrives 1.46 µs later. However, if SCLK is 4 MHz, one byte is transferred in 2 µs. Because this transfer time exceeds the  $t_{\text{SDECODE}}$  specification, the processor can send subsequent bytes without delay. In the second scenario, the serial port can be programmed to use multiple-byte transfers instead of the single-byte transfers required to meet the timing of the first scenario .



#### RREG: Read From Register

The RREG opcode command reads register data. The RREG command is a two-byte opcode followed by the output of the register data. The first byte contains the command opcode and the register address. The second byte of the opcode specifies the number of registers to read -1.

First opcode byte: 001*r rrrr*, where *r rrrr* is the starting register address.

Second opcode byte:  $000n \, nnnn$ , where  $n \, nnnn$  is the number of registers to read -1.

The 17th SCLK rising edge of the operation clocks out the MSB of the first register, as shown in Figure 72. When the device is in read data continuous mode, it is necessary to issue a SDATAC command before a RREG command can be issued. An RREG command can be issued any time. However, because this command is a multibyte command, there are restrictions on the SCLK rate depending on the way the SCLKs are issued. See the Serial Clock (SCLK) section for more details. CS must be low for the entire command.



Figure 72. RREG Command Example: Read Two Registers Starting from Register 00h (ID Register) (OPCODE 1 = 0010 0000, OPCODE 2 = 0000 0001)

#### WREG: Write to Register

The WREG opcode command writes register data. The WREG command is a two-byte opcode followed by the input of the register data. The first byte contains the command opcode and the register address. The second byte of the opcode specifies the number of registers to write -1.

First opcode byte: 010*r rrrr*, where *r rrrr* is the starting register address.

Second opcode byte: 000n nnnn, where n nnnn is the number of registers to write -1.

After the opcode bytes, the register data follows (in MSB-first format), as shown in Figure 73. The WREG command can be issued any time. However, because this command is a multibyte command, there are restrictions on the SCLK rate depending on the way the SCLKs are issued. See the Serial Clock (SCLK) section for more details.  $\overline{\text{CS}}$  must be low for the entire command.



Figure 73. WREG Command Example: Write Two Registers Starting from 00h (ID Register) (OPCODE 1 = 0100 0000, OPCODE 2 = 0000 0001)



# **Register Maps**

Table 16 lists the various MCA129x registers.

**Table 16. Register Assignments** 

| ADDRESS                               | REGISTER         | RESET<br>VALUE<br>(Hex) | BIT 7                | BIT 6                | BIT 5                | BIT 4                | BIT 3           | BIT 2      | BIT 1             | BIT 0      |
|---------------------------------------|------------------|-------------------------|----------------------|----------------------|----------------------|----------------------|-----------------|------------|-------------------|------------|
| DEVICE SETTINGS (READ-ONLY REGISTERS) |                  |                         |                      |                      |                      |                      |                 |            |                   |            |
| 00h                                   | ID               | xx                      | REV_ID[2:0]          |                      |                      | 1                    | DEV_ID[1:0]     |            | NU_CH[1:0]        |            |
| GLOBAL SET                            | TINGS ACROSS CH  | ANNELS                  |                      |                      |                      |                      |                 |            |                   |            |
| 01h                                   | CONFIG1          | 06                      | HR                   | DAISY_EN             | CLK_EN               | 0                    | 0               | DR2        | DR1               | DR0        |
| 02h                                   | CONFIG2          | 40                      | 0                    | 0                    | WCT_CHOP             | INT_TEST             | 0               | TEST_AMP   | TEST_FREQ1        | TEST_FREQ0 |
| 03h                                   | CONFIG3          | 40                      | PD_REFBUF            | 1                    | VREF_4V              | RLD_MEAS             | RLDREF_INT      | PD_RLD     | RLD_LOFF_<br>SENS | RLD_STAT   |
| 04h                                   | LOFF             | 00                      | COMP_TH2             | COMP_TH1             | COMP_TH0             | VLEAD_OFF_<br>EN     | ILEAD_OFF1      | ILEAD_OFF0 | FLEAD_OFF1        | FLEAD_OFF0 |
| CHANNEL-SF                            | PECIFIC SETTINGS |                         |                      |                      | 1                    |                      |                 |            |                   |            |
| 05h                                   | CH1SET           | 61                      | PD1                  | GAIN12               | GAIN11               | GAIN10               | 0               | MUX12      | MUX11             | MUX10      |
| 06h                                   | CH2SET           | 61                      | PD2                  | GAIN22               | GAIN21               | GAIN20               | 0               | MUX22      | MUX21             | MUX20      |
| 07h                                   | CH3SET           | 61                      | PD3                  | GAIN32               | GAIN31               | GAIN30               | 0               | MUX32      | MUX31             | MUX30      |
| 08h                                   | CH4SET           | 61                      | PD4                  | GAIN42               | GAIN41               | GAIN40               | 0               | MUX42      | MUX41             | MUX40      |
| 09h                                   | CH5SET (1)       | 61                      | PD5                  | GAIN52               | GAIN51               | GAIN50               | 0               | MUX52      | MUX51             | MUX50      |
| 0Ah                                   | CH6SET (1)       | 61                      | PD6                  | GAIN62               | GAIN61               | GAIN60               | 0               | MUX62      | MUX61             | MUX60      |
| 0Bh                                   | CH7SET (1)       | 61                      | PD7                  | GAIN72               | GAIN71               | GAIN70               | 0               | MUX72      | MUX71             | MUX70      |
| 0Ch                                   | CH8SET (1)       | 61                      | PD8                  | GAIN82               | GAIN81               | GAIN80               | 0               | MUX82      | MUX81             | MUX80      |
| 0Dh                                   | RLD_SENSP (2)    | 00                      | RLD8P <sup>(1)</sup> | RLD7P <sup>(1)</sup> | RLD6P <sup>(1)</sup> | RLD5P <sup>(1)</sup> | RLD4P           | RLD3P      | RLD2P             | RLD1P      |
| 0Eh                                   | RLD_SENSN (2)    | 00                      | RLD8N <sup>(1)</sup> | RLD7N <sup>(1)</sup> | RLD6N <sup>(1)</sup> | RLD5N <sup>(1)</sup> | RLD4N           | RLD3N      | RLD2N             | RLD1N      |
| 0Fh                                   | LOFF_SENSP (2)   | 00                      | LOFF8P               | LOFF7P               | LOFF6P               | LOFF5P               | LOFF4P          | LOFF3P     | LOFF2P            | LOFF1P     |
| 10h                                   | LOFF_SENSN (2)   | 00                      | LOFF8N               | LOFF7N               | LOFF6N               | LOFF5N               | LOFF4N          | LOFF3N     | LOFF2N            | LOFF1N     |
| 11h                                   | LOFF_FLIP        | 00                      | LOFF_FLIP8           | LOFF_FLIP7           | LOFF_FLIP6           | LOFF_FLIP5           | LOFF_FLIP4      | LOFF_FLIP3 | LOFF_FLIP2        | LOFF_FLIP1 |
| LEAD-OFF ST                           | TATUS REGISTERS  | (READ-ONL)              | REGISTERS)           | 1                    |                      |                      |                 | 1          |                   |            |
| 12h                                   | LOFF_STATP       | 00                      | IN8P_OFF             | IN7P_OFF             | IN6P_OFF             | IN5P_OFF             | IN4P_OFF        | IN3P_OFF   | IN2P_OFF          | IN1P_OFF   |
| 13h                                   | LOFF_STATN       | 00                      | IN8N_OFF             | IN7N_OFF             | IN6N_OFF             | IN5N_OFF             | IN4N_OFF        | IN3N_OFF   | IN2N_OFF          | IN1N_OFF   |
| GPIO AND OT                           | THER REGISTERS   |                         |                      |                      |                      | •                    |                 |            |                   |            |
| 14h                                   | GPIO             | 0F                      | GPIOD4               | GPIOD3               | GPIOD2               | GPIOD1               | GPIOC4          | GPIOC3     | GPIOC2            | GPIOC1     |
| 15h                                   | MISC1            | 00                      | 0                    | 0                    | SRB1                 | 0                    | 0               | 0          | 0                 | 0          |
| 16h                                   | MISC2            | 00                      | 0                    | 0                    | 0                    | 0                    | 0               | 0          | 0                 | 0          |
| 17h                                   | CONFIG4          | 00                      | 0                    | 0                    | 0                    | 0                    | SINGLE_<br>SHOT | 0          | PD_LOFF_<br>COMP  | 0          |
| 18h                                   | WCT1             | 00                      | aVF_CH6              | aVL_CH5              | aVR_CH7              | avR_CH4              | PD_WCTA         | WCTA2      | WCTA1             | WCTA0      |
| 19h                                   | WCT2             | 00                      | PD_WCTC              | PD_WCTB              | WCTB2                | WCTB1                | WCTB0           | WCTC2      | WCTC1             | WCTC0      |

<sup>(1)</sup> CH5SET and CH6SET are not available for the MCA1294 . CH7SET and CH8SET registers are not available for the MCA1294,MCA1296

<sup>(2)</sup> The RLD\_SENSP, PACE\_SENSP, LOFF\_SENSP, LOFF\_SENSN, and LOFF\_FLIP registers bits[5:4] are not available for the MCA1294. Bits[7:6] are not available for the MCA1294,MCA1296.



# **Register Descriptions**

The read-only ID control register is programmed during device manufacture to indicate device characteristics.

# ID: ID Control Register (address = 00h) (reset = xxh)

# Figure 74. ID Control Register

| 7 | 6           | 5 | 4    | 3    | 2         | 1         | 0  |
|---|-------------|---|------|------|-----------|-----------|----|
|   | REV_ID[2:0] |   | 1    | DEV  | /_ID[1:0] | NU_CH[1:0 | )] |
|   | R-xh        |   | R-1h | R-3h |           | R-xh      |    |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

# **Table 17. ID Control Register Field Descriptions**

| Bit | Field       | Туре | Reset | Description                                                                                                              |
|-----|-------------|------|-------|--------------------------------------------------------------------------------------------------------------------------|
| 7:5 | REV_ID[2:0] | R    | xh    | Device ID These bits indicate the device version.                                                                        |
| 4   | RESERVED    | R    | 1h    | Reserved Always read back 1 h                                                                                            |
| 3:2 | DEV_ID[1:0] | R    | 0h    | Chip ID These bits indicates chip types 00=MCA1294/1296/1298                                                             |
| 1:0 | NU_CH[1:0]  | R    | xh    | Channel ID These bits indicates number of channels. 00 = 4-channel MCA1294 01 = 6-channel MCA1296 10 = 8-channel MCA1298 |



# CONFIG1: Configuration Register 1 (address = 01h) (reset = 06h)

# Figure 75. CONFIG1: Configuration Register 1

| 7      | 6        | 5      | 4      | 3 | 2 | 1       | 0 |
|--------|----------|--------|--------|---|---|---------|---|
| HR     | DAISY_EN | CLK_EN | 0      | 0 |   | DR[2:0] |   |
| R/W-0h | R/W-0h   | R/W-0h | R/W-0h |   |   | R/W-6h  |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

# Table 18. Configuration Register 1 Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | HR       | R/W  | Oh    | High-resolution or low-power mode This bit determines whether the device runs in low-power or high-resolution mode.  0 = LP mode 1 = HR mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 6   | DAISY_EN | R/W  | Oh    | Daisy-chain or multiple readback mode This bit determines which mode is enabled.  0 = Daisy-chain mode 1 = Multiple readback mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 5   | CLK_EN   | R/W  | Oh    | CLK connection <sup>(1)</sup> This bit determines if the internal oscillator signal is connected to the CLK pin when the CLKSEL pin = 1.  0 = Oscillator clock output disabled 1 = Oscillator clock output enabled                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4:3 | RESERVED | R/W  | 0h    | Reserved<br>Always write 0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2:0 | DR[2:0]  | R/W  | 6h    | Output data rate For High-Resolution mode, $f_{MOD} = f_{CLK} / 4$ . For low power mode, $f_{MOD} = f_{CLK} / 8$ . These bits determine the output data rate of the device. 000: $f_{MOD} / 16$ (HR Mode: 32 kSPS, LP Mode: 16 kSPS) 001: $f_{MOD} / 32$ (HR Mode: 16 kSPS, LP Mode: 8 kSPS) 010: $f_{MOD} / 64$ (HR Mode: 8 kSPS, LP Mode: 4 kSPS) 011: $f_{MOD} / 128$ (HR Mode: 4 kSPS, LP Mode: 2 kSPS) 100: $f_{MOD} / 256$ (HR Mode: 2 kSPS, LP Mode: 1 kSPS) 101: $f_{MOD} / 512$ (HR Mode: 1 kSPS, LP Mode: 500 SPS) 110: $f_{MOD} / 1024$ (HR Mode: 500 SPS, LP Mode: 250 SPS) 111: Reserved (do not use) |

<sup>(1)</sup> Additional power is consumed when driving external devices.



# CONFIG2: Configuration Register 2 (address = 02h) (reset = 40h)

Configuration register 2 configures the test signal generation. See the *Input Multiplexer* section for more details.

# Figure 76. CONFIG2: Configuration Register 2

| 7   | 6    | 5        | 4        | 3      | 2        | 1 0            |
|-----|------|----------|----------|--------|----------|----------------|
| 0   | 0    | WCT_CHOP | INT_TEST | 0      | TEST_AMP | TEST_FREQ[1:0] |
| R/V | V-1h | R/W-0h   | R/W-0h   | R/W-0h | R/W-0h   | R/W-0h         |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

# **Table 19. Configuration Register 2 Field Descriptions**

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                                               |
|-----|----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED       | R/W  | 1h    | Reserved<br>Always write 0h                                                                                                                                                                                               |
| 5   | WCT_CHOP       | R/W  | 0h    | WCT chopping scheme This bit determines whether the chopping frequency of WCT amplifiers is variable or fixed.  0 = Chopping frequency varies, see Table 7  1 = Chopping frequency constant at f <sub>MOD</sub> / 16      |
| 4   | INT_TEST       | R/W  | Oh    | TEST source This bit determines the source for the test signal. 0 = Test signals are driven externally 1 = Test signals are generated internally                                                                          |
| 3   | RESERVED       | R/W  | 0h    | Reserved<br>Always write 0h                                                                                                                                                                                               |
| 2   | TEST_AMP       | R/W  | Oh    | Test signal amplitude These bits determine the calibration signal amplitude. $0 = 1 \times -(VREFP - VREFN) / 2400 V$ $1 = 2 \times -(VREFP - VREFN) / 2400 V$                                                            |
| 1:0 | TEST_FREQ[1:0] | R/W  | Oh    | Test signal frequency These bits determine the calibration signal frequency. $00 = \text{Pulsed at } f_{\text{CLK}} / 2^{21}$ $01 = \text{Pulsed at } f_{\text{CLK}} / 2^{20}$ $10 = \text{Not used}$ $11 = \text{At dc}$ |



# CONFIG3: Configuration Register 3 (address = 03h) (reset = 40h)

Configuration register 3 configures multireference and RLD operation.

# Figure 77. CONFIG3: Configuration Register 3

| 7         | 6      | 5       | 4        | 3          | 2      | 1                 | 0        |
|-----------|--------|---------|----------|------------|--------|-------------------|----------|
| PD_REFBUF | 1      | VREF_4V | RLD_MEAS | RLDREF_INT | PD_RLD | RLD_LOFF_SE<br>NS | RLD_STAT |
|           |        |         |          |            |        | INO               |          |
| R/W-0h    | R/W-1h | R/W-0h  | R/W-0h   | R/W-0h     | R/W-0h | R/W-0h            | R-0h     |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

# **Table 20. Configuration Register 3 Field Descriptions**

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                              |
|-----|---------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PD_REFBUF     | R/W  | 0h    | Power-down reference buffer This bit determines the power-down reference buffer state. 0 = Power-down internal reference buffer 1 = Enable internal reference buffer                                     |
| 6   | RESERVED      | R/W  | 1h    | Reserved<br>Always write 1h                                                                                                                                                                              |
| 5   | VREF_4V       | R/W  | Oh    | Reference voltage This bit determines the reference voltage, VREFP. 0 = VREFP is set to 2.4 V 1 = VREFP is set to 4 V (use only with a 5-V analog supply)                                                |
| 4   | RLD_MEAS      | R/W  | Oh    | RLD measurement This bit enables RLD measurement. The RLD signal may be measured with any channel.  0 = Open 1 = RLD_IN signal is routed to the channel that has the MUX_Setting 010 (V <sub>REF</sub> ) |
| 3   | RLDREF_INT    | R/W  | Oh    | RLDREF signal This bit determines the RLDREF signal source. 0 = RLDREF signal fed externally 1 = RLDREF signal (AVDD – AVSS) / 2 generated internally                                                    |
| 2   | PD_RLD        | R/W  | Oh    | RLD buffer power This bit determines the RLD buffer power state. 0 = RLD buffer is powered down 1 = RLD buffer is enabled                                                                                |
| 1   | RLD_LOFF_SENS | R/W  | Oh    | RLD sense function This bit enables the RLD sense function. 0 = RLD sense is disabled 1 = RLD sense is enabled                                                                                           |
| 0   | RLD_STAT      | R    | Oh    | RLD lead-off status This bit determines the RLD status. 0 = RLD is connected 1 = RLD is not connected                                                                                                    |



# LOFF: Lead-Off Control Register (address = 04h) (reset = 00h)

The lead-off control register configures the lead-off detection operation.

Figure 78. LOFF: Lead-Off Control Register

| 7 | 6             | 5 | 4      | 3      | 2        | 1       | 0        |
|---|---------------|---|--------|--------|----------|---------|----------|
|   | COMP_TH2[2:0] |   | 0      | ILEAD_ | OFF[1:0] | FLEAD_0 | OFF[1:0] |
|   | R/W-0h        |   | R/W-0h | R/V    | V-0h     | R/W     | -0h      |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

# Table 21. Lead-Off Control Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                                                                                                                                |
|-----|----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | COMP_TH[2:0]   | R/W  | Oh    | Lead-off comparator threshold Comparator positive side 000 = 95% 001 = 92.5% 010 = 90% 011 = 87.5% 100 = 85% 101 = 80% 110 = 75% 111 = 70% Comparator negative side 000 = 5% 001 = 7.5% 010 = 10% 011 = 12.5% 100 = 15% 101 = 20% 110 = 25% 111 = 30%                                                      |
| 4   | RESERVED       | R/W  | 0h    | Reserved Always write 0 h                                                                                                                                                                                                                                                                                  |
| 3:2 | ILEAD_OFF[1:0] | R/W  | Oh    | Lead-off current magnitude These bits determine the magnitude of current for the current lead-off mode.  00 = 6 mA  01 = 2 4 mA  10 = 18 uA  11 = 24 uA                                                                                                                                                    |
| 1:0 | FLEAD_OFF[1:0] | R/W  | Oh    | Lead-off frequency These bits determine the frequency of lead-off detect for each channel.  00 = DC lead detection 01 = AC lead-off detection at 7.8HZ(f <sub>CLK</sub> / 2 <sup>18</sup> ) 10 = AC lead-off detection at 31.2HZ(f <sub>CLK</sub> / 2 <sup>16</sup> ) 11 = DC lead-off detection at fdr/ 4 |



### CHnSET: Individual Channel Settings (n = 1 to 8) (address = 05h to 0Ch) (reset = 00h)

The CH[1:8]SET control register configures the power mode, PGA gain, and multiplexer settings channels. See the *Input Multiplexer* section for details. CH[2:8]SET are similar to CH1SET, corresponding to the respective channels.

Figure 79. CHnSET: Individual Channel Settings Register

| 7           | 6 | 5                   | 4 | 3      | 2 | 1                  | 0 |
|-------------|---|---------------------|---|--------|---|--------------------|---|
| PD <i>n</i> |   | GAIN <i>n</i> [2:0] |   | SRB2   |   | MUX <i>n</i> [2:0] |   |
| R/W-0h      |   | R/W-6h              |   | R/W-0h |   | R/W-0h             |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 22. Individual Channel Settings (n = 1 to 8) Field Descriptions

| Bit | Field               | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|---------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PDn                 | R/W  | Oh    | Power-down This bit determines the channel power mode for the corresponding channel.  0 = Normal operation 1 = Channel power-down. When powering down a channel, TI recommends that the channel be set to input short by setting the appropriate MUXn[2:0] = 001 of the CHnSET register.                                                                                                             |
| 6:4 | GAIN <i>n</i> [2:0] | R/W  | 6h    | PGA gain These bits determine the PGA gain setting.  000 = 1  001 = 2  010 = 4  011 = 6  100 = 8  101 = 12  110 = 24                                                                                                                                                                                                                                                                                 |
| 3   | SRB2                | R/W  | Oh    | SRB2 connect This bit determine the SRB2 connection of the corresponding channel                                                                                                                                                                                                                                                                                                                     |
| 2:0 | MUX <i>n</i> [2:0]  | R/W  | Oh    | Channel input These bits determine the channel input selection. 000 = Normal electrode input 001 = Input shorted (for offset or noise measurements) 010 = Used in conjunction with RLD_MEAS bit for RLD measurements. 011 = MVDD for supply measurement 100 = Temperature sensor 101 = Test signal 110 = RLD_DRP (positive electrode is the driver) 111 = RLD_DRN (negative electrode is the driver) |



### RLD\_SENSP: RLD Positive Signal Derivation Register (address = 0Dh) (reset = 00h)

This register controls the selection of the positive signals from each channel for right leg drive (RLD) derivation. See the *Right Leg Drive (RLD) DC Bias Circuit* section for details.

Registers bits[5:4] are not available for the MCA1294. Bits[7:6] are not available for the MCA1294,MCA1296.

Figure 80. RLD\_SENSP: RLD Positive Signal Derivation Register

| 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|
| RLD8P  | RLD7P  | RLD6P  | RLD5P  | RLD4P  | RLD3P  | RLD2P  | RLD1P  |
| R/W-0h |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### **Table 23. RLD Positive Signal Derivation Field Descriptions**

| Bit | Field | Туре | Reset | Description                                                                            |
|-----|-------|------|-------|----------------------------------------------------------------------------------------|
| 7   | RLD8P | R/W  | Oh    | IN8P to RLD Route channel 8 positive signal into RLD derivation 0: Disabled 1: Enabled |
| 6   | RLD7P | R/W  | 0h    | IN7P to RLD Route channel 7 positive signal into RLD derivation 0: Disabled 1: Enabled |
| 5   | RLD6P | R/W  | Oh    | IN6P to RLD Route channel 6 positive signal into RLD derivation 0: Disabled 1: Enabled |
| 4   | RLD5P | R/W  | Oh    | IN5P to RLD Route channel 5 positive signal into RLD derivation 0: Disabled 1: Enabled |
| 3   | RLD4P | R/W  | Oh    | IN4P to RLD Route channel 4 positive signal into RLD derivation 0: Disabled 1: Enabled |
| 2   | RLD3P | R/W  | Oh    | IN3P to RLD Route channel 3 positive signal into RLD derivation 0: Disabled 1: Enabled |
| 1   | RLD2P | R/W  | Oh    | IN2P to RLD Route channel 2 positive signal into RLD channel 0: Disabled 1: Enabled    |
| 0   | RLD1P | R/W  | Oh    | IN1P to RLD Route channel 1 positive signal into RLD channel 0: Disabled 1: Enabled    |



### RLD\_SENSN: RLD Negative Signal Derivation Register (address = 0Eh) (reset = 00h)

This register controls the selection of the negative signals from each channel for right leg drive derivation. See the *Right Leg Drive (RLD) DC Bias Circuit* section for details.

Register bits[5:4] are not available for the MCA1294. Bits[7:6] are not available for the MCA1294,MCA1296.

Figure 81. RLD\_SENSN: RLD Negative Signal Derivation Register

| 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|
| RLD8N  | RLD7N  | RLD6N  | RLD5N  | RLD4N  | RLD3N  | RLD2N  | RLD1N  |
| R/W-0h |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### **Table 24. RLD Negative Signal Derivation Field Descriptions**

| Bit | Field | Туре | Reset | Description                                                                            |
|-----|-------|------|-------|----------------------------------------------------------------------------------------|
| 7   | RLD8N | R/W  | Oh    | IN8N to RLD Route channel 8 negative signal into RLD derivation 0: Disabled 1: Enabled |
| 6   | RLD7N | R/W  | Oh    | IN7N to RLD Route channel 7 negative signal into RLD derivation 0: Disabled 1: Enabled |
| 5   | RLD6N | R/W  | 0h    | IN6N to RLD Route channel 6 negative signal into RLD derivation 0: Disabled 1: Enabled |
| 4   | RLD5N | R/W  | 0h    | IN5N to RLD Route channel 5 negative signal into RLD derivation 0: Disabled 1: Enabled |
| 3   | RLD4N | R/W  | 0h    | IN4N to RLD Route channel 4 negative signal into RLD derivation 0: Disabled 1: Enabled |
| 2   | RLD3N | R/W  | 0h    | IN3N to RLD Route channel 3 negative signal into RLD derivation 0: Disabled 1: Enabled |
| 1   | RLD2N | R/W  | 0h    | IN2N to RLD Route channel 2 negative signal into RLD derivation 0: Disabled 1: Enabled |
| 0   | RLD1N | R/W  | Oh    | IN1N to RLD Route channel 1 negative signal into RLD derivation 0: Disabled 1: Enabled |



### LOFF\_SENSP: Positive Signal Lead-Off Detection Register (address = 0Fh) (reset = 00h)

This register selects the positive side from each channel for lead-off detection. See the *Lead-Off Detection* section for details. The LOFF\_STATP register bits are only valid if the corresponding LOFF\_SENSP bits are set to 1.

Registers bits[5:4] are not available for the MCA1294. Bits[7:6] are not available for the MCA1294,MCA1296.

Figure 82. LOFF\_SENSP: Positive Signal Lead-Off Detection Register

| 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|
| LOFF8P | LOFF7P | LOFF6P | LOFF5P | LOFF4P | LOFF3P | LOFF2P | LOFF1P |
| R/W-0h |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### **Table 25. Positive Signal Lead-Off Detection Field Descriptions**

| Bit | Field  | Туре | Reset | Description                                                            |
|-----|--------|------|-------|------------------------------------------------------------------------|
| 7   | LOFF8P | R/W  | Oh    | IN8P lead off Enable lead-off detection on IN8P 0: Disabled 1: Enabled |
| 6   | LOFF7P | R/W  | Oh    | IN7P lead off Enable lead-off detection on IN7P 0: Disabled 1: Enabled |
| 5   | LOFF6P | R/W  | Oh    | IN6P lead off Enable lead-off detection on IN6P 0: Disabled 1: Enabled |
| 4   | LOFF5P | R/W  | Oh    | IN5P lead off Enable lead-off detection on IN5P 0: Disabled 1: Enabled |
| 3   | LOFF4P | R/W  | Oh    | IN4P lead off Enable lead-off detection on IN4P 0: Disabled 1: Enabled |
| 2   | LOFF3P | R/W  | Oh    | IN3P lead off Enable lead-off detection on IN3P 0: Disabled 1: Enabled |
| 1   | LOFF2P | R/W  | Oh    | IN2P lead off Enable lead-off detection on IN2P 0: Disabled 1: Enabled |
| 0   | LOFF1P | R/W  | Oh    | IN1P lead off Enable lead-off detection on IN1P 0: Disabled 1: Enabled |



### LOFF\_SENSN: Negative Signal Lead-Off Detection Register (address = 10h) (reset = 00h)

This register selects the negative side from each channel for lead-off detection. See the *Lead-Off Detection* section for details. The LOFF\_STATN register bits are only valid if the corresponding LOFF\_SENSN bits are set to 1.

Registers bits[5:4] are not available for the MC1294. Bits[7:6] are not available for the MCA1294,MCA1296.

Figure 83. LOFF\_SENSN: Negative Signal Lead-Off Detection Register

| 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|
| LOFF8N | LOFF7N | LOFF6N | LOFF5N | LOFF4N | LOFF3N | LOFF2N | LOFF1N |
| R/W-0h |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 26. Negative Signal Lead-Off Detection Field Descriptions

| Bit | Field  | Туре | Reset | Description                                                                 |
|-----|--------|------|-------|-----------------------------------------------------------------------------|
| 7   | LOFF8N | R/W  | 0h    | IN8N lead off Enable lead-off detection on IN8N 0: Disabled 1: Enabled      |
| 6   | LOFF7N | R/W  | 0h    | IN7N lead off Enable lead-off detection on IN7N 0: Disabled 1: Enabled      |
| 5   | LOFF6N | R/W  | 0h    | IN6N lead off Enable lead-off detection on IN6N 0: Disabled 1: Enabled      |
| 4   | LOFF5N | R/W  | 0h    | IN5N lead off Enable lead-off detection on IN5N 0: Disabled 1: Enabled      |
| 3   | LOFF4N | R/W  | 0h    | IN4N lead off Enable lead-off detectionn on IN4N 0: Disabled 1: Enabled     |
| 2   | LOFF3N | R/W  | 0h    | IN3N lead off Enable lead-off detectionion on IN3N 0: Disabled 1: Enabled   |
| 1   | LOFF2N | R/W  | 0h    | IN2N lead off Enable lead-off detectionction on IN2N 0: Disabled 1: Enabled |
| 0   | LOFF1N | R/W  | 0h    | IN1N lead off Enable lead-off detectionction on IN1N 0: Disabled 1: Enabled |



# LOFF\_FLIP: Lead-Off Flip Register (address = 11h) (reset = 00h)

This register controls the direction of the current used for lead-off derivation. See the *Lead-Off Detection* section for details.

# Figure 84. LOFF\_FLIP: Lead-Off Flip Register

| 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
|------------|------------|------------|------------|------------|------------|------------|------------|
| LOFF_FLIP8 | LOFF_FLIP7 | LOFF_FLIP6 | LOFF_FLIP5 | LOFF_FLIP4 | LOFF_FLIP3 | LOFF_FLIP2 | LOFF_FLIP1 |
| R/W-0h     |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 27. Lead-Off Flip Register Field Descriptions

|     |            |      |       | gister Fleid Descriptions                                                                                                                                                                                                                                     |
|-----|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                   |
| 7   | LOFF_FLIP8 | R/W  | Oh    | Channel 8 LOFF polarity flip Flip the pullup/pulldown polarity of the current source or resistor on channel 8 for lead-off derivation. 0: No Flip: IN8P is pulled to AVDD and IN8N pulled to AVSS 1: Flipped: IN8P is pulled to AVSS and IN8N pulled to AVDD  |
| 6   | LOFF_FLIP7 | R/W  | 0h    | Channel 7 LOFF polarity flip Flip the pullup/pulldown polarity of the current source or resistor on channel 7 for lead-off derivation.  0: No Flip: IN7P is pulled to AVDD and IN7N pulled to AVSS 1: Flipped: IN7P is pulled to AVSS and IN7N pulled to AVDD |
| 5   | LOFF_FLIP6 | R/W  | 0h    | Channel 6 LOFF polarity flip Flip the pullup/pulldown polarity of the current source or resistor on channel 6 for lead-off derivation.  0: No Flip: IN6P is pulled to AVDD and IN6N pulled to AVSS 1: Flipped: IN6P is pulled to AVSS and IN6N pulled to AVDD |
| 4   | LOFF_FLIP5 | R/W  | 0h    | Channel 5 LOFF polarity flip Flip the pullup/pulldown polarity of the current source or resistor on channel 5 for lead-off derivation.  0: No Flip: IN5P is pulled to AVDD and IN5N pulled to AVSS 1: Flipped: IN5P is pulled to AVSS and IN5N pulled to AVDD |
| 3   | LOFF_FLIP4 | R/W  | 0h    | Channel 4 LOFF polarity flip Flip the pullup/pulldown polarity of the current source or resistor on channel 4 for lead-off derivation.  0: No Flip: IN4P is pulled to AVDD and IN4N pulled to AVSS 1: Flipped: IN4P is pulled to AVSS and IN4N pulled to AVDD |
| 2   | LOFF_FLIP3 | R/W  | Oh    | Channel 3 LOFF polarity flip Flip the pullup/pulldown polarity of the current source or resistor on channel 3 for lead-off derivation.  0: No Flip: IN3P is pulled to AVDD and IN3N pulled to AVSS 1: Flipped: IN3P is pulled to AVSS and IN3N pulled to AVDD |
| 1   | LOFF_FLIP2 | R/W  | Oh    | Channel 2 LOFF Polarity Flip Flip the pullup/pulldown polarity of the current source or resistor on channel 2 for lead-off derivation.  0: No Flip: IN2P is pulled to AVDD and IN2N pulled to AVSS 1: Flipped: IN2P is pulled to AVSS and IN2N pulled to AVDD |
| 0   | LOFF_FLIP1 | R/W  | Oh    | Channel 1 LOFF Polarity Flip Flip the pullup/pulldown polarity of the current source or resistor on channel 1 for lead-off derivation.  0: No Flip: IN1P is pulled to AVDD and IN1N pulled to AVSS 1: Flipped: IN1P is pulled to AVSS and IN1N pulled to AVDD |



### LOFF\_STATP: Lead-Off Positive Signal Status Register (address = 12h) (reset = 00h)

This register stores the status of whether the positive electrode on each channel is on or off. See the *Lead-Off Detection* section for details. Ignore the LOFF\_STATP values if the corresponding LOFF\_SENSP bits are not set to 1.

When the LOFF\_SENSEP bits are 0, the LOFF\_STATP bits should be ignored.

Figure 85. LOFF\_STATP: Lead-Off Positive Signal Status Register (Read-Only)

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| IN8P_OFF | IN7P_OFF | IN6P_OFF | IN5P_OFF | IN4P_OFF | IN3P_OFF | IN2P_OFF | IN1P_OFF |
| R-0h     |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 28. Lead-Off Positive Signal Status Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                     |
|-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------|
| 7   | IN8P_OFF | R    | Oh    | Channel 8 positive channel lead-off status Status of whether IN8P electrode is on or off 0: Electrode is on 1: Electrode is off |
| 6   | IN7P_OFF | R    | Oh    | Channel 7 positive channel lead-off status Status of whether IN7P electrode is on or off 0: Electrode is on 1: Electrode is off |
| 5   | IN6P_OFF | R    | Oh    | Channel 6 positive channel lead-off status Status of whether IN6P electrode is on or off 0: Electrode is on 1: Electrode is off |
| 4   | IN5P_OFF | R    | Oh    | Channel 5 positive channel lead-off status Status of whether IN5P electrode is on or off 0: Electrode is on 1: Electrode is off |
| 3   | IN4P_OFF | R    | Oh    | Channel 4 positive channel lead-off status Status of whether IN4P electrode is on or off 0: Electrode is on 1: Electrode is off |
| 2   | IN3P_OFF | R    | Oh    | Channel 3 positive channel lead-off status Status of whether IN3P electrode is on or off 0: Electrode is on 1: Electrode is off |
| 1   | IN2P_OFF | R    | Oh    | Channel 2 positive channel lead-off status Status of whether IN2P electrode is on or off 0: Electrode is on 1: Electrode is off |
| 0   | IN1P_OFF | R    | Oh    | Channel 1 positive channel lead-off status Status of whether IN1P electrode is on or off 0: Electrode is on 1: Electrode is off |



### LOFF\_STATN: Lead-Off Negative Signal Status Register (address = 13h) (reset = 00h)

This register stores the status of whether the negative electrode on each channel is on or off. See the *Lead-Off Detection* section for details. Ignore the LOFF\_STATN values if the corresponding LOFF\_SENSN bits are not set to 1.

When the LOFF\_SENSEN bits are 0, the LOFF\_STATP bits should be ignored.

Figure 86. LOFF\_STATN: Lead-Off Negative Signal Status Register (Read-Only)

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| IN8N_OFF | IN7N_OFF | IN6N_OFF | IN5N_OFF | IN4N_OFF | IN3N_OFF | IN2N_OFF | IN1N_OFF |
| R-0h     |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 29. Lead-Off Negative Signal Status Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                     |
|-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------|
| 7   | IN8N_OFF | R    | 0h    | Channel 8 negative channel lead-off status Status of whether IN8N electrode is on or off 0: Electrode is on 1: Electrode is off |
| 6   | IN7N_OFF | R    | 0h    | Channel 7 negative channel lead-off status Status of whether IN7N electrode is on or off 0: Electrode is on 1: Electrode is off |
| 5   | IN6N_OFF | R    | 0h    | Channel 6 negative channel lead-off status Status of whether IN6N electrode is on or off 0: Electrode is on 1: Electrode is off |
| 4   | IN5N_OFF | R    | Oh    | Channel 5 negative channel lead-off status Status of whether IN5N electrode is on or off 0: Electrode is on 1: Electrode is off |
| 3   | IN4N_OFF | R    | Oh    | Channel 4 negative channel lead-off status Status of whether IN4N electrode is on or off 0: Electrode is on 1: Electrode is off |
| 2   | IN3N_OFF | R    | Oh    | Channel 3 negative channel lead-off status Status of whether IN3N electrode is on or off 0: Electrode is on 1: Electrode is off |
| 1   | IN2N_OFF | R    | 0h    | Channel 2 negative channel lead-off status Status of whether IN2N electrode is on or off 0: Electrode is on 1: Electrode is off |
| 0   | IN1N_OFF | R    | 0h    | Channel 1 negative channel lead-off status Status of whether IN1N electrode is on or off 0: Electrode is on 1: Electrode is off |



#### GPIO: General-Purpose I/O Register (address = 14h) (reset = 0Fh)

The general-purpose I/O register controls the action of the three GPIO pins. When RESP\_CTRL[1:0] is in mode 01 and 11, the GPIO2, GPIO3, and GPIO4 pins are not available for use.

Figure 87. GPIO: General-Purpose I/O Register

| 7 | 6    | 5      | 4 | 3          | 2   | 1    | 0 |
|---|------|--------|---|------------|-----|------|---|
|   | GPIO | D[4:1] |   | GPIOC[4:1] |     |      |   |
|   | R/V  | V-0h   |   |            | R/W | /-Fh |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 30. General-Purpose I/O Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                             |
|-----|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | GPIOD[4:1] | R/W  | Oh    | GPIO data These bits are used to read and write data to the GPIO ports. When reading the register, the data returned correspond to the state of the GPIO external pins, whether they are programmed as inputs or as outputs. As outputs, a write to the GPIOD sets the output value. As inputs, a write to the GPIOD has no effect. GPIO is not available in certain respiration modes. |
| 3:0 | GPIOC[4:1] | R/W  | Fh    | GPIO control (corresponding GPIOD)  These bits determine if the corresponding GPIOD pin is an input or output.  0 = Output 1 = Input                                                                                                                                                                                                                                                    |

#### MISC1: Miscellaneous1 Rejister(address = 15h) (reset = 00h)

This register provides the controls for routing the SRB1 pin to inverted inputs of 4,6,8 channels(MCA1294,MCA1296, MCA1298).

Figure 88. MISC1: Miscellaneous1 Rejister

| 7      | 6      | 5      | 4     | 3   | 2     | 1   | 0      |
|--------|--------|--------|-------|-----|-------|-----|--------|
| 0      | 0      | SRB1   | SRB1_ | SEL | SRB2_ | SEL | 0      |
| R/W-0h | R/W-0h | R/W-0h | R/W-  | 0h  | R/W   | -0h | R/W-0h |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 31. (For example, CONTROL\_REVISION Register) Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                       |
|-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED | R/W  | 0h    | Reserved<br>Always write 0h                                                                                                                       |
| 5   | SRB1     | R/W  | 0h    | Motivation, Reference and Bias1 This bit connects SRB1 to inveting input of all channels 0 = Switch On 1 = Switch Off                             |
| 4:3 | SRB1_SEL | R/W  | Oh    | Even channels selection These bits control the channel that selects the driving SRB1. 00 = Channel 2 01 = Channel 4 10 = Channel 6 11 = Channel 8 |
| 2:1 | SRB2_SEL | R/W  | Oh    | Odd channels selection These bits control the channel that selects the driving SRB2. 00 = Channel 1 01 = Channel 3 10 = Channel 5 11 = Channel 7  |
| 0   | RESERVED | R/W  | Oh    | Reserved                                                                                                                                          |



# CONFIG4: Configuration Register 4 (address = 17h) (reset = 00h)

# Figure 90. CONFIG4: Configuration Register 4

| 7 | 6      | 5 | 4      | 3           | 2          | 1                | 0      |
|---|--------|---|--------|-------------|------------|------------------|--------|
| 0 | 0      | 0 | 0      | SINGLE_SHOT | WCT_TO_RLD | PD_LOFF_CO<br>MP | 0      |
|   | R/W-0h |   | R/W-0h | R/W-0h      | R/W-0h     | R/W-0h           | R/W-0h |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

# Table 33. Configuration Register 4 Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                       |
|-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | RESERVED     | R/W  | 0h    | Reserved                                                                                                                                          |
| 3   | SINGLE_SHOT  | R/W  | Oh    | Single-shot conversion This bit sets the conversion mode. 0 = Continuous conversion mode 1 = Single-shot mode                                     |
| 2   | WCT_TO_RLD   | R/W  | Oh    | Connects the WCT to the RLD This bit connects WCT to RLD. 0 = WCT to RLD connection off 1 = WCT to RLD connection on                              |
| 1   | PD_LOFF_COMP | R/W  | Oh    | Lead-off comparator power-down This bit powers down the lead-off comparators.  0 = Lead-off comparators disabled 1 = Lead-off comparators enabled |
| 0   | RESERVED     | R/W  | 0h    | Reserved<br>Always write 0h                                                                                                                       |

<sup>(1)</sup> These frequencies assume  $f_{CLK} = 2.048 \text{ MHz}.$ 



# WCT1: Wilson Central Terminal and Augmented Lead Control Register (address = 18h) (reset =00h)

The WCT1 control register configures the device WCT circuit channel selection and the augmented leads.

Figure 91. WCT1: Wilson Central Terminal and Augmented Lead Control Register

| 7       | 6       | 5       | 4       | 3       | 2 | 1         | 0 |
|---------|---------|---------|---------|---------|---|-----------|---|
| aVF_CH6 | aVL_CH5 | aVR_CH7 | aVR_CH4 | PD_WCTA |   | WCTA[2:0] |   |
| R/W-0h  | R/W-0h  | R/W-0h  | R/W-0h  | R/W-0h  |   | R/W-0h    |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 34. Wilson Central Terminal and Augmented Lead Control Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | aVF_CH6   | R/W  | Oh    | Enable (WCTA + WCTB)/2 to the negative input of channel 6 (MCA1296,MCA1298) 0 = Disabled 1 = Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6   | aVL_CH5   | R/W  | 0h    | Enable (WCTA + WCTC)/2 to the negative input of channel 5 (MCA1296,MCA1298) 0 = Disabled 1 = Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 5   | aVR_CH7   | R/W  | 0h    | Enable (WCTB + WCTC)/2 to the negative input of channel 7 (MCA1298) 0 = Disabled 1 = Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 4   | aVR_CH4   | R/W  | Oh    | Enable (WCTB + WCTC)/2 to the negative input of channel 4<br>0 = Disabled<br>1 = Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3   | PD_WCTA   | R/W  | Oh    | Power-down WCTA 0 = Powered down 1 = Powered on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2:0 | WCTA[2:0] | R/W  | Oh    | WCT Amplifier A channel selection, typically connected to RA electrode These bits select one of the eight electrode inputs of channels 1 to 4.  000 = Channel 1 positive input connected to WCTA amplifier 001 = Channel 1 negative input connected to WCTA amplifier 010 = Channel 2 positive input connected to WCTA amplifier 011 = Channel 2 negative input connected to WCTA amplifier 100 = Channel 3 positive input connected to WCTA amplifier 101 = Channel 3 negative input connected to WCTA amplifier 110 = Channel 4 positive input connected to WCTA amplifier 111 = Channel 4 negative input connected to WCTA amplifier |



# WCT2: Wilson Central Terminal Control Register (address = 18h) (reset = 00h)

The WCT2 configuration register configures the device WCT circuit channel selection.

Figure 92. WCT2: Wilson Central Terminal Control Register

| 7       | 6       | 5 | 4         | 3 | 2 | 1         | 0 |
|---------|---------|---|-----------|---|---|-----------|---|
| PD_WCTC | PD_WCTB |   | WCTB[2:0] |   |   | WCTC[2:0] |   |
| R/W-0h  | R/W-0h  |   | R/W-0h    |   |   | R/W-0h    |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

# **Table 35. Wilson Central Terminal Control Field Descriptions**

| Bit | Field     | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PD_WCTC   | R/W  | 0h    | Power-down WCTC 0 = Powered down 1 = Powered on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 6   | PD_WCTB   | R/W  | 0h    | Power-down WCTB 0 = Powered down 1 = Powered on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5:3 | WCTB[2:0] | R/W  | Oh    | WCT amplifier B channel selection, typically connected to LA electrode.  These bits select one of the eight electrode inputs of channels 1 to 4.  000 = Channel 1 positive input connected to WCTB amplifier 001 = Channel 1 negative input connected to WCTB amplifier 010 = Channel 2 positive input connected to WCTB amplifier 011 = Channel 2 negative input connected to WCTB amplifier 100 = Channel 3 positive input connected to WCTB amplifier 101 = Channel 3 negative input connected to WCTB amplifier 110 = Channel 4 positive input connected to WCTB amplifier 111 = Channel 4 negative input connected to WCTB amplifier                                                            |
| 2:0 | WCTC[2:0] | R/W  | Oh    | WCT amplifier C channel selection, typically connected to LL electrode.  These bits select one of the eight electrode inputs of channels 1 to 4.  000 = Channel 1 positive input connected to WCTC amplifier 001 = Channel 1 negative input connected to WCTC amplifier 010 = Channel 2 positive input connected to WCTC amplifier 011 = Channel 2 negative input connected to WCTC amplifier 100 = Channel 3 positive input connected to WCTC amplifier 101 = Channel 3 negative input connected to WCTC amplifier 101 = Channel 4 positive input connected to WCTC amplifier 110 = Channel 4 negative input connected to WCTC amplifier 111 = Channel 4 negative input connected to WCTC amplifier |



## **Application Information**

The MCA129x measures fully-differential signals where the common-mode voltage point is the midpoint of the positive and negative analog input. The internal PGA restricts the common-mode input range because of the headroom required for operation. The human body is prone to common-mode drifts because noise easily couples onto the human body, similar to an antenna. These common-mode drifts may push the MCA129x input common-mode voltage out of the measurable range of the ADC.

If a patient-drive electrode is used by the system, the MCA129x includes an on-chip right leg drive (RLD) amplifier that connects to the patient drive electrode. The RLD amplifier function is to bias the patient to maintain the other electrode common-mode voltages within the valid range. When powered on, the amplifier uses either the analog midsupply voltage, or the voltage present at the RLDREF pin, as a reference input to stabilize the output near that voltage.

The MCA129x provide the option to use input electrode voltages as feedback to the amplifier to more effectively stabilize the output to the amplifier reference voltage by setting corresponding bits in the RLD\_SENSP and RLD\_SENSN registers. See to Figure 94 for an example of a three-electrode system that leverages this technique.



Figure 94. Setting Common-Mode Using RLD Electrode

A second strategy for maintaining a valid common-mode voltage is to ac-couple the analog inputs, which is especially useful when a patient-drive electrode is not in use. A dc blocking capacitor combined with a voltage divider between the analog power supplies, or a pullup resistor to set the DC bias to a known point, effectively makes sure that the dc common-mode voltage never drifts. Applications that do not use a patient-drive electrode may still use the RLD amplifier on the MCA129x as a buffered midsupply voltage to bias the inputs. Take care when choosing the passive components because the capacitor and the resistors form an RC high-pass filter. If passive components are chosen poorly, the filter undesirably attenuates frequencies at the lower end of the signal band. Figure 95 shows an example of this configuration.



Figure 95. Setting Common-Mode Without Using RLD Electrode

(8)



## **Application Information (continued)**

#### **Antialiasing**

As with all analog-to-digital systems, take care to prevent undesired aliasing effects. The MCA129x modulator samples the input at either 256 kHz or 512 kHz, depending on whether the device is in low-power (LP) mode or high-resolution (HR) mode, respectively. As is the case with all digital filters, the response of the on-chip digital decimation filter on the MCA129x repeats at integer multiples of the modulator frequency. A benefit to using the delta-sigma architecture is that the digital decimation filter significantly attenuates frequencies between the signal band and the alias of the signal band near the modulator frequency. This attenuation, combined with the limited bandwidth of the PGA (see Table 5), makes the requirement on the steepness of the response of the analog antialiasing filter much less stringent. In many cases, acceptable attenuation at the modulator frequency is provided by either a single or double-pole RC low pass filter.

Also take care when choosing components for antialiasing. Common-mode to differential-mode conversion as a result of component mismatch, including antialiasing components, causes common-mode rejection degradation. Figure 96 shows a typical front-end configuration.



Figure 96. Typical Front-End Configuration

 $V_P$  is the common-mode signal to the system. If the values of R and C modeled in the differential signal are perfectly matched, then the system exhibits a very large CMR. If  $\delta R$  and  $\delta C$  in resistor R and capacitor C, respectively, are mismatched, the CMR of the entire system is approximated to Equation 8.

$$CMR = 20 log(\frac{\delta R}{R} + \frac{\delta C}{C}) + 20 log(\frac{f}{f_c})$$

consider different techniques to improve CMR.

where

If 1%-precision external components are used and the bandwidth of the RC filter is approximately 6 kHz, the system then has only 74 dB of CMR at 60 Hz. In the real world, the front-end of the ECG does not contain only first-order RC filters; electrodes, cables, and second- or third-order RC filters are also included. Considering all of these components, mismatch can easily accumulate, and thus contribute up to 20% or more of the signal. This degree of mismatch degrades the CMR of the system to less than 60 dB at 60 Hz. Therefore, it is necessary to

There is a tradeoff when placing the bandwidth of the antialiasing filter in front of the modulator. Considering the mismatch between the discrete components, it is better to select the large bandwidth; the upper limit of the bandwidth is determined by the sampling frequency of the modulator.



# **Power Supply Recommendations**

The MCA129x have three power supplies: AVDD, AVDD1, and DVDD. For best performance, both AVDD and AVDD1 must be as quiet as possible. AVDD1 provides the supply to the charge pump block and has transients at f<sub>CLK</sub>. Therefore, star connect AVDD1 and AVSS1 to AVDD and AVSS. It is important to eliminate noise from AVDD and AVDD1 that is nonsynchronous with MCA129x operation. Bypass each MCA129x supply with 1-µF and 0.1-µF solid ceramic capacitors. For best performance, place the digital circuits (DSP, microcontrollers, FPGAs, and so forth) in the system so that the return currents on those devices do not cross the analog return path of the MCA129x. Power the MCA129x from unipolar or bipolar supplies.

Use surface-mount, low-cost, low-profile, multilayer ceramic-type capacitors for decoupling. In most cases, the VCAP1 capacitor is also a multilayer ceramic; however, in systems where the board is subjected to high- or low-frequency vibration, install a nonferroelectric capacitor, such as a tantalum or class 1 capacitor (C0G or NPO). EIA class 2 and class 3 dielectrics such as (X7R, X5R, X8R, and so forth) are ferroelectric. The piezoelectric property of these capacitors can appear as electrical noise coming from the capacitor. When using internal reference, noise on the VCAP1 node results in performance degradation.

### **Power-Up Sequencing**

Before device power up, all digital and analog inputs must be low. At the time of power up, keep all of these signals low until the power supplies have stabilized, as shown in Figure 105.

Allow time for the supply voltages to reach their final value, and then begin supplying the master clock signal to the CLK pin. Wait for time  $t_{POR}$ , then transmit a reset pulse using either the RESET pin or RESET command to initialize the digital portion of the chip. Issue the reset after  $t_{POR}$  or after the VCAP1 voltage is greater than 1.1 V, whichever time is longer. Note that:

- t<sub>POR</sub> is described in Table 38.
- The VCAP1 pin charge time is set by the RC time constant; see Figure 31.

After releasing the RESET pin, program the configuration registers; see the *CONFIG1*: *Configuration Register 1* (address = 01h) (reset = 06h) section for details. The power-up sequence timing is shown in Table 38.



- (1) Timing to reset pulse is t<sub>POR</sub> or after t<sub>BG</sub>, whichever is longer.
- (2) When using an external clock, tPOR timing does not start until CLK is valid.

Figure 105. Power-Up Timing Diagram

Table 38. Timing Requirements for Figure 105

|                  |                                 | MIN MAX         | UNIT             |
|------------------|---------------------------------|-----------------|------------------|
| t <sub>POR</sub> | Wait after power up until reset | 2 <sup>18</sup> | t <sub>CLK</sub> |
| t <sub>RST</sub> | Reset low duration              | 2               | t <sub>CLK</sub> |



#### Connecting to Unipolar (3 V or 1.8 V) Supplies

Figure 106 illustrates the MCA129x connected to a unipolar supply. In this example, analog supply (AVDD) is referenced to analog ground (AVSS) and digital supplies (DVDD) are referenced to digital ground (DGND).



NOTE: Place the capacitors for supply, reference, WCT, and VCAP1 to VCAP4 as close to the package as possible.

Figure 106. Single-Supply Operation

## 11.3 Connecting to Bipolar (±1.5 V or ±1.8 V) Supplies

Figure 107 illustrates the MCA129x connected to a bipolar supply. In this example, the analog supplies connect to the device analog supply (AVDD). This supply is referenced to the device analog return (AVSS), and the digital supply (DVDD) is referenced to the device digital ground return (DGND).



NOTE: Place the capacitors for supply, reference, WCT, and VCAP1 to VCAP4 as close to the package as possible.

Figure 107. Bipolar Supply Operation



#### Layout

#### **Layout Guidelines**

Use a a low-impedance connection for ground, so that return currents flow undisturbed back to their respective sources. For best performance, dedicate an entire PCB layer to a ground plane and route no other signal traces on this layer. Keep connections to the ground plane as short and direct as possible. When using vias to connect to the ground layer, use multiple vias in parallel to reduce impedance to ground.

A mixed signal layout sometimes incorporates separate analog and digital ground planes that are tied together at one location; however, separating the ground planes is not necessary when analog, digital and power supply components are properly placed. Proper placement of components partitions the analog, digital and power supply circuitry into different PCB regions to prevent digital return currents from coupling into sensitive analog circuitry. If ground plane separation is necessary, then make the connection at the ADC. Connecting individual ground planes at multiple locations creates ground loops, and is not recommended. A single ground plane for analog and digital avoids ground loops.

Bypass supply pins with a low-ESR ceramic capacitor. The placement of the bypass capacitors must be as close as possible to the supply pins using short, direct traces. For optimum performance, the ground-side connections of the bypass capacitors must also be low-impedance connections. The supply current flows through the bypass capacitor pin first and then to the supply pin to make the bypassing most effective (also known as a Kelvin connection). If multiple ADCs are on the same PCB, use wide power-supply traces or dedicated power-supply planes to minimize the potential of crosstalk between ADCs.

If external filtering is used for the analog inputs, use C0G-type ceramic capacitors when possible. C0G capacitors have stable properties and low-noise characteristics. Ideally, route differential signals as pairs to minimize the loop area between the traces. Route digital circuit traces (such as clock signals) away from all analog pins. Note the internal reference output return shares the same pin as the AVSS power supply. To minimize coupling between the power-supply trace and reference return trace, route the two traces separately; ideally, as a star connection at the AVSS pin.

It is essential to make short, direct interconnections on analog input lines and avoid stray wiring capacitance, particularly between the analog input pins and AVSS. These analog input pins are high-impedance and extremely sensitive to extraneous noise. Treat the AVSS pin as a sensitive analog signal and connect directly to the supply ground with proper shielding. Leakage currents between the PCB traces can exceed the input bias current of the MCA129x if shielding is not implemented. Keep digital signals as far as possible from the analog input signals on the PCB.

It is important the SCLK input of the serial interface is free from noise and glitches. Even with relatively slow SCLK frequencies, short digital signal rise and fall times may cause excessive ringing and noise. For best performance, keep the digital signal traces short, using termination resistors as needed, and make sure all digital signals are routed directly above the ground plane with minimal use of vias.



Figure 108. System Component Placement



#### 12.2 Layout Example

Figure 109 is an example layout of the MCA129x requiring a minimum of two PCB layers. The example circuit is shown for either a single analog supply or a bipolar-supply connection. In this example, polygon pours are used as supply connections around the device. If a three- or four-layer PCB is used, the additional inner layers can be dedicated to route power traces. The PCB is partitioned with analog signals routed from the left, digital signals routed to the right, and power routed above and below the device.



Figure 109. MCA129x Layout Example



# PAG (S-PQFP-G64)

# PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-026

| Model <sup>1</sup> | Temperature Range | Package Description | Package Option |
|--------------------|-------------------|---------------------|----------------|
| MCA1294            | -40 to +85        | 64-TQFP             | Tray-168       |
| MCA1296            | -40 to +85        | 64-TQFP             | Tray-168       |
| MCA1298            | -40 to +85        | 64-TQFP             | Tray-168       |

<sup>&</sup>lt;sup>1</sup>Z=RoHS Compliant Part.